## SIMATIC NET SPC3 Siemens PROFIBUS Controller

User Description

Date 09/25/02

## **SIEMENS**

# SIMATIC - NET

# SPC3 and DPS2 User Description

(Siemens PROFIBUS Controller according to IEC 61158)

> Version: 2.0 Date: 09/02

#### Liability Exclusion

We have tested the contents of this document regarding agreement with the hardware and software described. Nevertheless, there may be deviations, and we don't guarantee complete agreement. The data in the document is tested periodically, however. Required corrections are included in subsequent versions. We gratefully accept suggestions for improvement

#### Copyright

Copyright © Siemens AG 1995. All Rights Reserved.

Unless permission has been expressly granted, passing on this document or copying it, or using and sharing its content are not allowed. Offenders will be held liable. All rights reserved, in the event a patent is granted or a utility model or design is registered.

Subject to technical changes.

## SIEMENS

## **Versions**

| Date     | Changes                                                      |
|----------|--------------------------------------------------------------|
| 12/23/99 | Chapter 8.2 Current consumption without bus accesses         |
|          | Chapter 15.1 Contact persons                                 |
| 02/09/00 | Chapter 8.6.9 Humidity class                                 |
| 08/09/00 | Chapter 6.2.2.1 Publisher_Enable bit                         |
|          | Chapter 6.2.10 DXB                                           |
|          | Chapter 15.1 Addresses                                       |
| 09/25/02 | Included the specification of the different manufacturers in |
|          | chap 10.1 contact persons                                    |
|          |                                                              |
|          |                                                              |
|          |                                                              |
|          | Date 12/23/99 02/09/00 08/09/00 09/25/02                     |

| SIEMENS | SPC3 SIE |  |
|---------|----------|--|
|         |          |  |
|         |          |  |
| 8       |          |  |
| 9       |          |  |
| 10      |          |  |
| 12      |          |  |
| 12      |          |  |

14

16

17

26

37

| <u>4.2</u> | Processor Parameters (Latches/Register) |
|------------|-----------------------------------------|
| <u>4.3</u> | Organizational Parameters (RAM)         |

#### ASIC INTERFACE <u>5</u>

**PROFIBUS Interface Center** 

**FUNCTION OVERVIEW** 

**MEMORY ALLOCATION** 

Memory Area Distribution in the SPC3

**PIN DESCRIPTION** 

**Table of Contents** 

**INTRODUCTION** 

1

<u>2</u>

<u>3</u>

<u>4</u>

<u>6</u>

<u>6.1</u>

<u>4.1</u>

| 5.1Mode Register5.1.1Mode Register 05.1.2Mode Register 1 (Mode-REG1, writable): | <b>17</b><br>17<br>19 |
|---------------------------------------------------------------------------------|-----------------------|
| 5.2 Status Register                                                             | 20                    |
| 5.3 Interrupt Controller                                                        | 22                    |
| 5.4 <u>Watchdog Timer</u>                                                       | 25                    |

| <u>5.4.1</u> | Automatic Baud Rate Identification | 25 |
|--------------|------------------------------------|----|
| <u>5.4.2</u> | Baud Rate Monitoring               | 25 |
| <u>5.4.3</u> | Response Time Monitoring           | 25 |
|              |                                    |    |

| P          | ROFIBUS-DP INTERFACE | 26 |
|------------|----------------------|----|
| <u>5.1</u> | DP Buffer Structure  | 26 |

| 6.2 De       | escription of the DP Services                 | 29 |
|--------------|-----------------------------------------------|----|
| 6.2.1        | Set_Slave_Address (SAP55)                     | 29 |
| <u>6.2.2</u> | Set Param (SAP61)                             | 30 |
| <u>6.2.3</u> | Check_Config (SAP62)                          | 31 |
| <u>6.2.4</u> | Slave_Diagnosis (SAP60)                       | 32 |
| <u>6.2.5</u> | Write_Read_Data / Data_Exchange (Default_SAP) | 34 |
| <u>6.2.6</u> | Global_Control (SAP58)                        | 36 |
| <u>6.2.7</u> | Read Inputs (SAP56)                           | 37 |
| <u>6.2.8</u> | Read_Outputs (SAP57)                          | 37 |
| 6.2.9        | Get Config (SAP59)                            | 37 |

| <u>6.2.10</u> | DXB (Data Exchange Broadcast) |
|---------------|-------------------------------|
|               |                               |

| 7 HARDWARE INTERFACE |                                  | 38 |
|----------------------|----------------------------------|----|
| 7.1 U                | niversal Processor Bus Interface | 38 |
| 7.1.1                | General Description              | 38 |
| 7.1.2                | Bus Interface Unit (BIU)         | 38 |
| 7.1.3                | Switching Diagram Principles     | 40 |
| 7.1.4                | Application with the 80 C 32     | 42 |
| 7.1.5                | Application with th 80 C 165     | 43 |

#### **SPC3 User Description**

## **SIEMENS**

| 7.1.6 Interface Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 44                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| <u>7.2</u> <u>UART</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 44                                                              |
| 7.3 ASIC Test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 44                                                              |
| 8 TECHNICAL DATA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 45                                                              |
| 8.1         Maximum Limit Values           8.1.1         SPC3 (AMI)           8.1.2         SPC3 (ST)                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>45</b><br>45<br>45                                           |
| 8.2 Typical Values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 45                                                              |
| 8.3Permitted Operating Values8.3.1SPC3 (AMI)8.3.2SPC3 (ST)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <b>45</b><br>45<br>46                                           |
| 8.4 Ratings for the Output Drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 46                                                              |
| 8.5DC Specification for the I/O Drivers8.5.1SPC3 (AMI)8.5.2SPC3 (ST)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <b>47</b><br>47<br>47                                           |
| 8.6       Timing Characteristics         8.6.1       SYS Bus Interface         8.6.2       Timing in the Synchronous C32-Mode:         8.6.3       Timing in the Asynchronous Intel Mode (X86 Mode) :         8.6.4       Timing in the Synchronous Motorola Mode (E_Clock-Mode, for example, 68HC11) :         8.6.5       Timing in the Asynchronous Motorola-Mode (for example, 68HC16) :         8.6.6       Serial Bus Interface         8.6.7       Housing         8.6.8       Processing Instructions         8.6.9       Humidity class | <b>49</b><br>49<br>50<br>52<br>54<br>56<br>58<br>59<br>60<br>60 |
| 9 PROFIBUS INTERFACE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 61                                                              |
| 9.1 Pin Assignment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 61                                                              |
| 9.2 Example for the RS 485 Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 62                                                              |
| 10 OVERVIEW DPS 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 63                                                              |
| 10.1State Machine of a PROFIBUS DP Slave10.1.1State Machine10.1.2Power On10.1.3Wait_Prm10.1.4Wait Cfg10.1.5Data_Exchange10.1.6Diagnostics10.1.7Read_Inputs, Read_Outputs10.1.8Watchdog                                                                                                                                                                                                                                                                                                                                                           | 64<br>64<br>65<br>65<br>65<br>65<br>65<br>65                    |
| <u>11</u> <u>DPS2</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 66                                                              |
| 11.1 Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 66                                                              |

| Page 6                    | V2.0                                                                          | SPC3 User Description |
|---------------------------|-------------------------------------------------------------------------------|-----------------------|
| <u>14.2</u>               | Diskette Contents                                                             | 97                    |
| <u>14.1</u>               | Developmental Environment                                                     | 97                    |
| <u>14 I</u>               | M182 IMPLEMENTATION                                                           | 97                    |
| <u>13.3</u>               | Generation                                                                    | 96                    |
| <u>13.2</u>               | Diskette Contents                                                             | 96                    |
| <u>13.1</u>               | Developmental Environment                                                     | 96                    |
| <u>13</u>                 |                                                                               | 96                    |
| 42                        |                                                                               |                       |
| <u>12</u> .3              | Interrupt Program                                                             | 93                    |
| <u>12.2</u>               | Main Program                                                                  | 88                    |
| <u>12.1</u>               | <u>Overview</u>                                                               | 87                    |
| <u>12</u>                 | SAMPLE PROGRAM                                                                | 87                    |
| <u>11.</u>                | 3.20 Determining the Free Memory Space in the SPC3                            | 86                    |
| <u>11.</u><br><u>11.</u>  | 3.19 Determining Addressing Errors                                            | 85<br>86              |
| 11.                       | 3.17 Requesting Reparameterization                                            | 85                    |
| <u>11.</u><br><u>11</u> . | 3.16 Response Monitoring Expired                                              | 84<br>85              |
| <u>11.</u>                | 3.14 Leaving the Data Exchange State                                          | 84                    |
| <u>11.</u><br>11.         | 3.13 Signaling Control Commands                                               | 83                    |
| <u>11.</u>                | 3.11 Checking Diagnostics Data Buffers                                        | 82                    |
| <u>11.</u><br>11.         | 3.10 Transferring Diagnostics Data                                            | 81                    |
| <u>11.</u>                | 3.8 Transfer of Output Data                                                   | 80<br>91              |
| <u>11.</u>                | 3.7 Checking Configuration Data                                               | 78                    |
| <u>11.</u><br>11          | 3.5 Polling the Indication<br>3.6 Checking Parametrization                    | 77<br>78              |
| 11.                       | 3.4 Ending the Indication                                                     | 77                    |
| <u>11.</u><br>11          | 3.2 <u>Read Out Reason for Indication</u><br>3.3 Acknowledging the Indication | 75<br>77              |
| <u>11.</u>                | 3.1 DPS2 Indication Function (dps2_ind())                                     | 75                    |
| 11.3                      | DPS2 Interface Functions                                                      | 75                    |
| <u>11.</u>                | 2.14 Start of the SPC3                                                        | 75                    |
| <u>11.</u><br>11.         | 2.12 <u>Fetching the First Buffer Pointers</u><br>2.13 Baudrate Control       | 74<br>74              |
| 11.                       | 2.11 Entry of Setpoint Configuration                                          | 73                    |
| <u>11.</u>                | 2.10 Buffer Initialization                                                    | 72                    |
| <u>11.</u><br>11          | 2.8 Ident Number<br>2.9 Response Time                                         | 72<br>72              |
| 11.                       | 2.7 Station Address                                                           | 71                    |
| <u>11.</u><br><u>11</u> . | 2.6 User Watchdog                                                             | 70<br>71              |
| <u>11.</u>                | 2.4 <u>Hardware Mode</u><br>2.5 Activating the Indication Eulection           | 69<br>70              |
| <u>11.</u>                | 2.3 Locating the SPC 3                                                        | 68                    |
| <u>11.</u><br>11          | 2.1 <u>Hardware</u><br>2.2 Compiler Settings                                  | 68<br>68              |
| <u>11.2</u>               | Initialization                                                                | 68                    |
|                           |                                                                               |                       |

Copyright (C) Siemens AG 2002. All rights reserved.

## SIEMENS

| 14.3 Generation                                                                                       | 97                              |
|-------------------------------------------------------------------------------------------------------|---------------------------------|
| 15 APPENDIX                                                                                           | 98                              |
| 15.1 Addresses                                                                                        | 98                              |
| 15.2 General Definition of Terms                                                                      | 99                              |
| 15.3         Ordering of ASICs           15.3.1         SPC3 (AMI)           15.3.2         SPC3 (ST) | <b>99</b><br>99<br>99           |
| 16 APPENDIX A: DIAGNOSTICS PROCESSING IN PROFIBUS DP                                                  | 100                             |
| 16.1 Introduction                                                                                     | 100                             |
| 16.2Diagnostics Bits and Expanded Diagnostics16.2.1STAT DIAG16.2.2EXT_DIAG16.2.3EXT_DIAG OVERFLOW     | <b>100</b><br>100<br>100<br>102 |
| 16.3 Diagnostics Processing from the System View                                                      | 102                             |
| 17 APPENDIX B: USEFUL INFORMATION                                                                     | 103                             |
| 17.1 Data format in the Siemens PLC SIMATIC                                                           | 103                             |
| 17.2 Actual application hints for the DPS2 Software / SPC3                                            | 103                             |

## **1** Introduction

For simple and fast digital exchange between programmable logic controllers, Siemens offers its users several ASICs. These ASICs are based on and are completely handled on the principles of the EN 50170 Vol. 2, of data traffic between individual programmable logic controller stations.

The following ASICs are available to support intelligent slave solutions, that is, implementations with a microprocessor.

The **ASPC2** already has integrated many parts of Layer 2, but the **ASPC2** also requires a processor's support. This ASIC supports baud rates up to 12 Mbaud. In its complexity, this ASIC is conceived primarily for master applications.

Due to the integration of the complete PROFIBUS-DP protocol, the **SPC3** decisively relieves the processor of an intelligent PROFIBUS slave. The **SPC3** can be operated on the bus with a baud rate of up to 12 MBaud.

However, there are also simple devices in the automation engineering area, such as switches and thermoelements, that do not require a microprocessor to record their states.

There are two additional ASICs available with the designations **SPM2** (Siemens Profibus Multiplexer, Version 2) and **LSPM2** (Lean Siemens PROFIBUS Multiplexer) for an economical adaptation of these devices. These blocks work as a DP slave in the bus system (according to DIN E 19245 T3) and work with baud rates up to 12 Mbaud. A master addresses these blocks by means of Layer 2 of the 7 layer model. After these blocks have received an error-free telegram, they independently generate the required response telegrams.

The LSPM2 has the same functions as the SPM2, but the LSPM2 has a decreased number of I/O ports and diagnostics ports.

## 2 Function Overview

The SPC3 makes it possible to have a price-optimized configuration of intelligent PROFIBUS-DP slave applications.

The processor interface supports the following processors:

| Intel:    | 80C31, 80X86            |
|-----------|-------------------------|
| Siemens:  | 80C166/165/167          |
| Motorola: | HC11-,HC16-,HC916 types |

In SPC3, the transfer technology is integrated (Layer 1), except for analog functions (RS485 drivers), the FDL transfer protocol (Fieldbus Data Link) for slave nodes (Layer 2a), a support of the interface utilities (Layer 2b), some Layer 2 FMA utilities, and the complete DP slave protocol (USIF: User Interface, which makes it possible for the user to have access to Layer 2). The remaining functions of Layer 2 (software utilities and management) must be handled via software.

The **integrated 1.5k Dual-Port-RAM** serves as an interface between the SPC3 and the software/application. The entire memory is subdivided into 192 segments, with 8 bytes each. Addressing from the user takes place directly and from the internal microsequencer (MS) by means of the so-alled base pointer. The basepointer can be positioned at any segment in the memory. Therefore, all buffers must always be located at the beginning of a segment.

If the SPC3 carries out a DP communication the SPC3 automatically sets up all DP-SAPs. The various telegram information is made available to the user in separate data buffers (for example, parameter setting data and configuration data). Three change buffers are provided for data communication, both for the output data and for the input data. A change buffer is always available for communication. Therefore, no resource problems can occur. For optimal diagnostics support, SPC3 has two diagnostics change buffers into which the user inputs the updated diagnostics data. One diagnostics buffer is always assigned to SPC3 in this process.

The **bus interface** is a parameterizable synchronous/asynchronous 8-bit interface for various Intel and Motorola microcontrollers/processors. The user can directly access the internal 1.5k RAM or the parameter latches via the 11-bit address bus.

After the processor has been switched on, procedural-specific parameters (station address, control bits, etc.) must be transferred to the **Parameter Register File** and to the **mode registers**.

The MAC status can be scanned at any time in the status register.

Various events (various indications, error events, etc.) are entered in the **interrupt controller**. These events can be individually enabled via a mask register. Acknowledgement takes place by means of the acknowledge register. The SPC3 has a common interrupt output.

The integrated **Watchdog Timer** is operated in three different states: 'Baud\_Search', 'Baud\_Control,' and 'DP\_Control'.

The Micro Sequencer (MS) controls the entire process.

Procedure-specific parameters (buffer pointer, buffer lengths, station address, etc.) and the data buffer are contained in the integrated **1.5kByte RAM** that a controller operates as Dual-Port-RAM.

In **UART**, the parallel data flow is converted into the serial data flow, or vice-versa. The SPC3 is capable of automatically identifying the baud rates (9.6 kBd - 12 MBd).

The **Idle Timer** directly controls the bus times on the serial bus cable.

## 3 Pin Description

The SPC3 has a 44-pin PQFP housing with the following signals:

| Pin    | Signal Name   | In/Out  | Description                 |                                                          |                                            | Source / Destination  |  |
|--------|---------------|---------|-----------------------------|----------------------------------------------------------|--------------------------------------------|-----------------------|--|
| 1      | XCS           | I©      | Chip-Select                 | C32 Mod                                                  | e: place on VDD.                           |                       |  |
|        |               |         |                             | CPU (80C165)                                             |                                            |                       |  |
| 2      | XWR/E_Clock   | ©       | Write signal /EI_Clock      | CPU                                                      |                                            |                       |  |
| 3      | DIVIDER       | I©      | Setting the scaler fact     | or for CLK                                               | 20UT2/4.                                   |                       |  |
| 4      |               | 10      | low potential means d       | ivided three                                             | bugh 4                                     | ODU                   |  |
| 4      | XRD/R_W       |         | Read signal / Read_V        | Vrite for Me                                             | otorola                                    | CPU<br>Svotom         |  |
| 5<br>6 | Vee           | 1(13)   |                             |                                                          |                                            | System                |  |
| 7      |               | 0       | Clock pulse divided by      | / 2 or 4                                                 |                                            | System CPU            |  |
| 8      | XINT/MOT      | <u></u> | $< \log 0$ = Intel interfac | 2014<br>Ce                                               |                                            | System                |  |
| Ŭ      |               | 10      | $<\log > 1 = Motorola int$  | erface                                                   |                                            | Cystem                |  |
| 9      | X/INT         | 0       | Interrupt                   |                                                          |                                            | CPU, Interrupt-Contr. |  |
| 10     | AB10          | I(CPD)  | Address bus                 |                                                          | C32 mode: <log> 0</log>                    |                       |  |
| 11     | DB0           | I©/O    | Data bus                    | C32 M                                                    | ode: Data/address bus                      |                       |  |
|        | DDU           |         | Data bus                    | multiplexe                                               | ed                                         | or o, memory          |  |
| 12     | DB1           | I©/O    |                             | C165 M                                                   | Mode: Data/address bus                     |                       |  |
|        |               |         |                             | separated                                                | t                                          |                       |  |
| 13     | XDATAEXCH     | 0       | Data_Exchange state         | for PROF                                                 | IBUS-DP                                    | LED                   |  |
| 14     | XREADY/XDTACK | 0       | Ready for external CP       | U                                                        |                                            | System, CPU           |  |
| 15     | DB2           | I©/O    | Data bus                    |                                                          | C32 mode: data bus/address bus multiplexed | CPU, memory           |  |
| 16     | DB3           | I©/O    |                             |                                                          | C165 mode: data/address bus                |                       |  |
|        |               |         |                             |                                                          | separate                                   |                       |  |
| 17     | VSS           |         |                             |                                                          |                                            |                       |  |
| 18     | VDD           |         |                             |                                                          | 1                                          |                       |  |
| 19     | DB4           | I©/O    | Data bus                    |                                                          | C32 mode: data bus/address bus multiplexed |                       |  |
| 20     | DB5           | I©/O    | C165 mode: data bus/address |                                                          |                                            | CPU, memory           |  |
| 21     | DB6           | I©/O    |                             |                                                          |                                            |                       |  |
| 22     | DB7           | I©/O    |                             |                                                          |                                            |                       |  |
| 23     | MODE          | 10/0    | <log> 0 = 80C166</log>      | $<\log 0 = 80C166$ Data bus/address bus separated: ready |                                            |                       |  |
|        |               |         | signal                      |                                                          | • • •                                      | ,                     |  |
|        |               |         | <log> 1 = 80C32</log>       | data bus/                                                | address bus multiplexed, fixed             |                       |  |
|        |               | 10      | timing                      | 000                                                      |                                            |                       |  |
| 24     | ALE/AS        | IC      | Address latch               | C32 mod                                                  |                                            | CPU (80C32)           |  |
| 25     | ΔBQ           | 1       |                             | C105 110                                                 | e: <log> 0</log>                           |                       |  |
| 20     | AB5           | 1       |                             | C165 mo                                                  | de: address bus                            | CPU (C165), memory    |  |
| 26     | TXD           | 0       | Serial send port            |                                                          |                                            | RS 485 sender         |  |
| 27     | RTS           | 0       | Request to Send             |                                                          |                                            | RS 485 sender         |  |
| 28     | VSS           |         |                             |                                                          |                                            |                       |  |
| 29     | AB8           | I©      | Address bus                 | C32 Mod                                                  | e : <log> 0<br/>de: address bus</log>      |                       |  |
| 30     | RXD           | ©       | Serial receive port         | 0100 100                                                 |                                            | RS 485 receiver       |  |
| 31     | AB7           | 0.<br>0 | Address bus                 |                                                          |                                            | System, CPU           |  |
| 32     | AB6           | l©      | Address bus                 |                                                          |                                            | System, CPU           |  |
| 33     | XCTS          | I©      | Clear to send <log></log>   | FSK modem                                                |                                            |                       |  |
| 34     | XTEST0        | I©      | Pin must be placed fix      |                                                          |                                            |                       |  |
| 35     | XTEST1        | l©      | Pin must be placed fix      |                                                          |                                            |                       |  |
| 36     | RESET         | I(CS)   | Connect reset input w       |                                                          |                                            |                       |  |
| 37     | AB4           | I©      | Address bus                 |                                                          |                                            | System, CPU           |  |
| 38     | VSS           |         |                             |                                                          |                                            |                       |  |
| 39     | VDD           |         |                             |                                                          |                                            |                       |  |
| 40     | AB3           | l©      |                             |                                                          |                                            |                       |  |
| 41     | AB2           | l©      | Address bus                 |                                                          |                                            | System, CPU           |  |
| 42     | AB5           | l©      |                             |                                                          |                                            |                       |  |
| 43     | AB1           | I©      | Address bus                 |                                                          |                                            | System, CPU           |  |
| 44     | AB0           | ©       |                             |                                                          |                                            |                       |  |

Figure 3.1: SPC3 Pin Assignment

• VDD = +5V, VSS = GND

Note: • All signals that begin with X.. are LOW active

| Input levels: | I ©:     | CMOS                 |
|---------------|----------|----------------------|
|               | I (CS):  | CMOS Schmitt trigger |
|               | I (CPD): | CMOS with pull down  |
|               | I (TS):  | TTLt Schmitt trigger |
|               |          |                      |

## 4 Memory Allocation

## 4.1 Memory Area Distribution in the SPC3

The figure displays the division of the SPC3 1.5k internal address area.

The internal latches/register are located in the first 21 addresses. The internal latches/register either come from the controller or influence the controller. Certain cells can be only read or written. The internal work cells to which the user has no access are located in RAM at the same addresses.

The organizational parameters are located in RAM beginning with address 16H. The entire buffer structure (for the DP-SAPS) is written based on these parameters. In addition, general parameter setting data (station address, Ident no., etc.) are transferred in these cells and the status displays are stored in these cells (global control command, etc.).

Corresponding to the parameter setting of the organizational parameters, the user-generated buffers are located beginning with address 40H. All buffers or lists must begin at segment addresses (48 bytes segmentation).

| Address | Function                |                     |
|---------|-------------------------|---------------------|
| 000H    | Processor parameters    | internal work cells |
|         | (22 bytes)              |                     |
|         | (ZZ Dytes)              |                     |
| 016H    | Organizational          |                     |
|         | parameters              |                     |
|         | (42 bytes)              |                     |
| 040H    | DP- buffer: Data In (3) | *                   |
|         | Data Out (3             | 3) *                |
|         | Diagnostics             | s (2)               |
|         | Parameter               | setting data (1)    |
| 5FFH    | Configurati             | on data (2)         |
|         | Auxiliary bu            | iffer (2)           |
|         | SSA-buffer              | (1)                 |

Figure 4.1: SPC3 Memory Area Distribution

#### Caution:

The HW prohibits overranging the address area. That is, if a user writes or reads past the memory end, 400H is subtracted from this address and the user therefore accesses a new address. This prohibits overwriting a process parameter. In this case, the SPC3 generates the RAM access violation interrupt. If the MS overranges the memory end due to a faulty buffer initialization, the same procedure is executed.

\* Data In is the input data from PROFIBUS slave to master Data out is the output data from PROFIBUS master to slave

## SIEMENS

The complete internal RAM of the SPC 3 is divided logically into 192 segments. Each segment consists of 8 bytes. For more informations about the contents of the 3 memory areas see previous chapter. The physical address is build by multiplikation with 8.



## 4.2 Processor Parameters (Latches/Register)

These cells can be either read only or written only. SPC3 carries out "address swapping" for an access to the address area 00H - 07H (word register) in the Motorola mode. That is, the SPC3 exchanges

address bit 0 (generated from an even address, one uneven, and vice-versa). The following sections more clearly explain the significance of the individual registers.

| Address<br>Intel / Motorla |     | Name                 | Bit No. | Significance (Read Access!)                                |
|----------------------------|-----|----------------------|---------|------------------------------------------------------------|
| 00H                        | 01H | Int-Req-Reg          | 70      | Interrupt Controller Register                              |
| 01H                        | 00H | Int-Req-Reg          | 158     |                                                            |
| 02H                        | 03H | Int—Reg              | 70      |                                                            |
| 03H                        | 02H | Int—Reg              | 158     |                                                            |
| 04H                        | 05H | Status-Reg           | 70      | Status Register                                            |
| 05H                        | 04H | Status-Reg           | 158     |                                                            |
| 06H                        | 07H | Reserved             |         |                                                            |
| 07H                        | 06H |                      |         |                                                            |
| 0                          | ЗH  | DIN_Buffer_SM        | 70      | Buffer assignment of the                                   |
|                            |     |                      |         | DP_Din_Buffer_State_Machine                                |
| 0                          | ЭH  | New_DIN_Buffer_Cmd   | 10      | The user makes a new DP Din buffer available in the        |
|                            |     |                      |         | N state.                                                   |
| 0/                         | ۹H  | DOUT_Buffer_SM       | 70      | Buffer assignment of the                                   |
|                            |     |                      |         | DP_Dout_Puffer_State_Machine                               |
| 0                          | ЗH  | Next_DOUT_Buffer_Cmo | 10 d    | The user fetches the last DP Dout-Buffer from the N        |
|                            |     |                      |         | state.                                                     |
| 00                         | СН  | DIAG_Buffer_SM       | 30      | Buffer assignment for the                                  |
|                            |     |                      |         | DP_Diag_Puffer_State_Machine                               |
| OI                         | ЭН  | New_DIAG_Puffer_Cmd  | 10      | The user makes a new DP Diag Buffer available to the SPC3. |
| 0                          | ΞH  | User_Prm_Data_OK     | 10      | The user positively acknowledges the user                  |
|                            |     |                      |         | parameter setting data of a Set_Param-Telegram.            |
| 0                          | FH  | UserPrmDataNOK       | 10      | The user negatively acknowledges the user                  |
|                            |     |                      |         | parameter setting data of a Set_Param-Telegram.            |
| 10                         | ЭН  | User_Cfg_Data_OK     | 10      | The user positively acknowledges the configuration         |
|                            |     |                      |         | data of a Check_Config-Telegram.                           |
| 1                          | 1H  | User_Cfg_Data_NOK    | 10      | The user negatively acknowledges the configuration         |
|                            |     |                      |         | data of a Check_Config-Telegram.                           |
| 1:                         | 2H  | Reserved             |         |                                                            |
| 1:                         | 3H  |                      |         |                                                            |
| 14                         | 4H  | SSA_Bufferfreecmd    |         | The user has fetched the data from the SSA buffer          |
|                            |     |                      |         | and enables the buffer again.                              |
| 15H                        |     | Reserved             |         |                                                            |

Figure 4.2: Assignment of the Internal Parameter Latches for READ

| Address<br>Intel<br>/Motoro | s<br>Ia           | Name              | Bit No. | Significance (Write Access !)          |
|-----------------------------|-------------------|-------------------|---------|----------------------------------------|
| 00H                         | 1 01H Int-Reg-Reg |                   | 70      | Interrupt- Controller - Register       |
| 01H                         | 00H               | Int-Req_Reg       | 158     |                                        |
| 02H                         | 03H               | Int-Ack-Reg       | 70      |                                        |
| 03H                         | 02H               | Int-Ack-Reg       | 158     |                                        |
| 04H                         | 05H               | Int-Mask-Reg      | 70      |                                        |
| 05H                         | 04H               | Int-Mask-Reg      | 158     |                                        |
| 06H                         | 07H               | Mode-Reg0         | 70      | Setting parameters for individual bits |
| 07H                         | 06H               | Mode-Reg0-S       | 158     |                                        |
| 80                          | 3H                | Mode-Reg1-S       | 70      |                                        |
| 09                          | )H                | Mode-Reg1-R 70    |         |                                        |
| 0 <i>A</i>                  | λH                | WD Baud Ctrl -Val | 70      | Root value for baud rate monitoring    |
|                             |                   |                   |         |                                        |
| 0E                          | 3H                | MinTsdr_Val       | 70      | MinTsdr time                           |
| 00                          | СН                |                   |         |                                        |
| 00                          | ЭH                | Reserved          |         |                                        |
| 0E                          | H                 |                   |         |                                        |
| 0F                          | Ή                 |                   |         |                                        |
| 10                          | )H                |                   |         |                                        |
| 11                          | Н                 |                   |         |                                        |
| 12                          | 2H                |                   |         |                                        |
| 13                          | ЗH                |                   |         |                                        |
| 14                          | ιH                |                   |         |                                        |
| 15                          | 5H                |                   |         |                                        |

Figure 4.3: Assignment of the Internal Parameter Latches for WRITE

## 4.3 Organizational Parameters (RAM)

The user stores the organizational parameters in RAM under the specified addresses. These parameters can be written and read.

| Address               | S               | Name              | Bit No.                                                        | Significance                                                                          |  |  |
|-----------------------|-----------------|-------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|
| Intel                 |                 |                   |                                                                |                                                                                       |  |  |
| /Motoro               | la              |                   |                                                                |                                                                                       |  |  |
| 16H R_TS_Adr          |                 | 70                | Set up station address of the relevant SPC3                    |                                                                                       |  |  |
| 17                    | 7H              | reserved          |                                                                | Pointer to a RAM address which is presetted with 0FFH                                 |  |  |
| 18H                   | 19H             | R_User_Wd_Value   |                                                                | Based on an internal 16-bit wachdog timer, the user is                                |  |  |
|                       |                 |                   |                                                                | monitored in the DP_Mode.                                                             |  |  |
| 19H                   | 18H             | R_User_Wd_Value   | 158                                                            |                                                                                       |  |  |
| 1/                    | λΗ              | R_Len_Dout_Puf    |                                                                | Length of the 3 Dout buffers                                                          |  |  |
| 16                    | ЗH              | R_Dout_buf_Ptr1   |                                                                | Segment base address of Dout buffer 1                                                 |  |  |
| 10                    | CH              | R_Dout_buf_Ptr2   |                                                                | Segment base address of Dout buffer 2                                                 |  |  |
| 10                    | DH              | R_Dout_buf_Ptr3   |                                                                | Segment base address of Dout buffer 3                                                 |  |  |
| 16                    | EH              | R_Len_Din_buf     |                                                                | Length of the 3 Din buffers                                                           |  |  |
| 1F                    | -H              | R_Din_buf_Ptr1    |                                                                | Segment base address of Din buffer 1                                                  |  |  |
| 20                    | DH              | R_Din_buf_Ptr2    |                                                                | Segment base address of Din buffer 2                                                  |  |  |
| 21                    | 1H              | R_Din_buf_Ptr3    |                                                                | Segment base address of Din buffer 3                                                  |  |  |
| 22                    | 2H              | reserved          |                                                                | Preset with 00H.                                                                      |  |  |
| 23                    | 3H              | reserved          |                                                                | Preset with 00H.                                                                      |  |  |
| 24                    | 1H              | R Len Diag buf1   |                                                                | Length of Diag buffer 1                                                               |  |  |
| 25                    | <u>bH</u>       | R Len Diag buf2   |                                                                | Length of Diag buffer 2                                                               |  |  |
| 26                    | 5H              | R_Diag_Puf_Ptr1   |                                                                | Segment base address of Diag buffer 1                                                 |  |  |
| 21                    | <u>/H</u>       | R_Diag_Puf_Ptr2   |                                                                | Segment base address of Diag buffer 2                                                 |  |  |
| 28H R Len Chtrl Pbuf1 |                 |                   | Length of Aux buffer 1 and the control buffer belonging to it, |                                                                                       |  |  |
|                       |                 | D I an Ontri Dufo |                                                                | Ior example, SSA-Bul, Prm-Bul, Cig-Bul, Read-Cig-Bul                                  |  |  |
| 28                    | ЯП              | R Len Chth Pul2   |                                                                | Length of Aux-Buller 2 and the control buller belonging to it,                        |  |  |
| 2/                    | <u></u>         |                   |                                                                | Bit array in which the assignments of the Aux-buffers <sup>1</sup> / <sub>2</sub> are |  |  |
| 26                    |                 | R Aux Fui Sei     |                                                                | defined to the control buffers SSA-Buf Prm-Buf Cfa-Buf                                |  |  |
| 25                    | зн              | R Aux buf Ptr1    |                                                                | Segment base address of auxiliary buffer 1                                            |  |  |
| 20                    | <u>сн</u>       | R Aux buf Ptr2    |                                                                | Segment base address of auxiliary buffer 2                                            |  |  |
| 20                    | <u>эн</u><br>ЭН | R Len SSA Data    |                                                                | Length of the input data in the Set Slave Address-buffer                              |  |  |
| 26                    | =H              | R SSA buf Ptr     |                                                                | Segment base address of the Set Slave Address-buffer                                  |  |  |
| 26                    | <br>            | R Len Prm Data    |                                                                | Length of the input data in the Set Param-buffer                                      |  |  |
| 30                    | )H              | R Prm buf Ptr     |                                                                | Segment base address of the Set Param-buffer                                          |  |  |
| 31                    | 1H              | R Len Cfg Data    |                                                                | Length of the input data in the Check Config-buffer                                   |  |  |
| 32                    | 2H              | R Cfa Buf Ptr     |                                                                | Segment base address of the Check Config-buffer                                       |  |  |
| 33                    | 3H              | R Len Read Cfg [  | Data                                                           | Length of the input data in the Get Config-buffer                                     |  |  |
| 34                    | 4H              | R Read Cfg buf P  | ťr                                                             | Segment base address of the Get Config-buffer                                         |  |  |
| 35                    | 5H              | reserved          |                                                                | Preset with 00H.                                                                      |  |  |
| 36                    | 6H              | reserved          |                                                                | Preset with 00H                                                                       |  |  |
| 37                    | 7H              | reserved          |                                                                | Preset with 00H.                                                                      |  |  |
| 38                    | 3H              | reserved          |                                                                | Preset with 00H.                                                                      |  |  |
| 39                    | ЭН              | R_Real_No_Add_C   | hange                                                          | This parameter specifies whether the DP slave address may                             |  |  |
|                       |                 |                   | -                                                              | again be changed at a later time point.                                               |  |  |
| 34                    | ΑH              | R_Ident_Low       |                                                                | The user sets the parameters for the Ident_Low value.                                 |  |  |
| 38                    | 3H              | R_Ident_High      |                                                                | The user sets the parameters for the Ident_High value.                                |  |  |
| 30                    | СН              | R_GC_Command      |                                                                | The Global_Control_Command last received                                              |  |  |
| 30                    | DH              | R_Len_Spec_Prm_   | buf                                                            | If parameters are set for the Spec_Prm_Buffer_Mode (see                               |  |  |
|                       |                 |                   |                                                                | mode register 0), this cell defines the length of the param                           |  |  |
|                       |                 |                   |                                                                | buffer.                                                                               |  |  |

Figure 4.4: Assignment of the Organizational Parameters

## 5 ASIC Interface

The registers that determine both the hardware function of the ASIC as well as telegram processing are described in the following.

## 5.1 Mode Register

Parameter bits that access the controller directly or which the controller directly sets are combined in two mode registers (0 and 1) in the SPC3.

### 5.1.1 Mode Register 0

**Setting parameters for Mode Register 0 takes place in the offline state only** (for example, after switching on). The SPC3 may not exit *offline* until Mode Register 0, all processor parameters, and organizational parameters are loaded (START\_SPC3 = 1, Mode-Register 1).

| Address        |                           | Bit Position            |               |             |         |   |                              |                               |                 |  |
|----------------|---------------------------|-------------------------|---------------|-------------|---------|---|------------------------------|-------------------------------|-----------------|--|
| Control        | 7                         | 6                       | 5             | 4           | 3       | 2 | 1                            | 0                             |                 |  |
| Register       |                           |                         |               |             |         |   |                              |                               |                 |  |
| 06H<br>(Intel) | Freeze_<br>Support-<br>ed | Sync_<br>Support-<br>ed | EARLY_<br>RDY | INT_<br>POL | MinTSDR |   | DIS_<br>STOP_<br>CON<br>TROL | DIS_<br>START_<br>CON<br>TROL | Mode Reg0<br>70 |  |

| Address  |    | Bit Position |          |           |      |      |      |      |           |  |
|----------|----|--------------|----------|-----------|------|------|------|------|-----------|--|
| Control  | 15 | 14           | 13       | 12        | 11   | 10   | 9    | 8    |           |  |
| Register |    |              |          |           |      |      |      |      |           |  |
| 07H      |    |              | Spec_Cle | Spec_Prm_ | WD   | User | EOI  | DP   | Mode-Reg0 |  |
| (Intel)  |    |              | ar_Mode  | Puf_Mode  | Test | Time | Time | Mode | 13 8 Ŭ    |  |
| (inton)  |    |              | *)       | **)       |      | base | base |      | 100       |  |

\*) When Spec\_Clear\_Mode (Fail Safe Mode ) = 1 the SPC3 will accept data telegramm with a data unit=0 in the state Data Exchange. The reaction to the outputs can be parameterized f.e. in the parameterization telegram ( only available from version Step C).

\*\*) When using a big number of parameters to be transmitted from the PROFIBUS-Master to the slave the Auxiliary buffer ½ has to have the same size like the Parameterization buffer. Sometimes this could reach the limit of the available memory space in the SPC3. When Spec\_Prm\_Puf\_Mode = 1 the parameterization data are processed directly in this special buffer and the Auxiliary buffers can be held compact.

SPC3

|                                      | DIS_START_CO                                                                                                                                                                                   | ONTROL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      | Monitoring                                                                                                                                                                                     | the following start bit in UART. Set-Param Telegram overwrites this memory cell in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                      | the DP mo                                                                                                                                                                                      | de. (Refer to the user-specific data.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                      | 0 =                                                                                                                                                                                            | Monitoring the following start bit is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <b>D</b> <sup>1</sup> / <sub>2</sub> |                                                                                                                                                                                                | Monitoring the following start bit is switched off.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Bit 1                                | DIS_STOP_CO                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                      | Stop bit me                                                                                                                                                                                    | onitoring in UART. Set-Param telegram overwrites this memory cell in the DP mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                      |                                                                                                                                                                                                | Stop hit monitoring is onabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                      | 0 =<br>1 =                                                                                                                                                                                     | Stop bit monitoring is switched off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Bit 2                                | EN FDL DDB                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                      | Reserved                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                      | 0 =                                                                                                                                                                                            | The FDL DDB receive is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Bit 3                                | MinTSDR                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                      | Default set                                                                                                                                                                                    | ting for the MinTSDR after reset for DP operation or combi operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                      | 0 =                                                                                                                                                                                            | Pure DP operation (default configuration!)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                      | 1 =                                                                                                                                                                                            | Combi operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Bit 4                                | INT_POL                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                      | Polarity of                                                                                                                                                                                    | the interrupt output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                      | 0 =                                                                                                                                                                                            | The interrupt output is low-active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Bit 5                                |                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| DIL D                                |                                                                                                                                                                                                | ready signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                      |                                                                                                                                                                                                | Ready is generated when the data are valid (read) or when the data are accented                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                      | 0 -                                                                                                                                                                                            | (write).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                      | 1 =                                                                                                                                                                                            | Ready is moved up by one clock pulse.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Bit 6                                | Sync_Supported                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                      | Sync_Mod                                                                                                                                                                                       | e support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                      | 0 =                                                                                                                                                                                            | Sync_Mode is not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                      | 1 =                                                                                                                                                                                            | Sync_Mode is supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Bit 7                                | Freeze_Support                                                                                                                                                                                 | ied                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                      | Freeze_Mo                                                                                                                                                                                      | De support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                      | 0 =                                                                                                                                                                                            | Freeze_Mode is supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Rit 8                                |                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| DICO                                 | DP Mode                                                                                                                                                                                        | enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                      | 0 =                                                                                                                                                                                            | DP Mode is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                      | 1 =                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Bit 9                                |                                                                                                                                                                                                | DP_Mode is enabled. SPC3 sets up all DP_SAPs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                      | EOI_Time base                                                                                                                                                                                  | DP_Mode is enabled. SPC3 sets up all DP_SAPs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                      | EOI_Time base<br>Time base                                                                                                                                                                     | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                      | EOI_Time base<br>Time base<br>0 =                                                                                                                                                              | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                      | EOI_Time base<br>Time base<br>0 =<br>1 =                                                                                                                                                       | DP_Mode is enabled.       SPC3 sets up all DP_SAPs.         for the end of interrupt pulse         The interrupt inactive time is at least 1 usec long.         The interrupt inactive time is at least 1 ms long.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Bit 10                               | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base                                                                                                                                     | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Bit 10                               | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>Time base                                                                                                                        | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The lacer_Time_Clock Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Bit 10                               | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =                                                                                                                       | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>€<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock Interrupt occurs every 10 ms.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Bit 10                               | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD Test                                                                                                            | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Bit 10<br>Bit 11                     | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode                                                                                               | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer_ no function mode                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Bit 10<br>Bit 11                     | EOI_Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>0 =                                                                                              | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.                                                                                                                                                                                                                                                                                                                                                                                                               |
| Bit 10<br>Bit 11                     | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>1 =                                                                                 | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.<br>Not permitted                                                                                                                                                                                                                                                                                                                                                                                              |
| Bit 10<br>Bit 11<br>Bit 12           | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>1 =<br>Spec_Prm_Puf_                                                                | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.<br>Not permitted<br>Mode                                                                                                                                                                                                                                                                                                                                                                                      |
| Bit 10<br>Bit 11<br>Bit 12           | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>1 =<br>Spec_Prm_Puf_<br>Special pa                                                  | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.<br>Not permitted<br>Mode<br>rameter buffer                                                                                                                                                                                                                                                                                                                                                                    |
| Bit 10<br>Bit 11<br>Bit 12           | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>1 =<br>Spec_Prm_Puf_<br>Special pa<br>0 =                                           | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.<br>Not permitted<br>Mode<br>rameter buffer<br>No special parameter buffer.                                                                                                                                                                                                                                                                                                                                    |
| Bit 10<br>Bit 11<br>Bit 12           | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>1 =<br>Spec_Prm_Puf_<br>Special pa<br>0 =<br>1 =                                    | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.<br>Not permitted<br>Mode<br>rameter buffer<br>No special parameter buffer.<br>Special parameter buffer mode .Parameterization data will be stored directly in the                                                                                                                                                                                                                                             |
| Bit 10<br>Bit 11<br>Bit 12           | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>1 =<br>Spec_Prm_Puf_<br>Special pa<br>0 =<br>1 =                                    | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.<br>Not permitted<br>Mode<br>rameter buffer<br>No special parameter buffer.<br>Special parameter buffer.<br>Special parameter buffer.                                                                                                                                                                                                                                                                          |
| Bit 10<br>Bit 11<br>Bit 12<br>Bit 13 | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>1 =<br>Spec_Prm_Puf_<br>Special pa<br>0 =<br>1 =<br>Spec_Clear_Mo                   | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.<br>Not permitted<br>                                                                                                                                                                                                                                                                                                                                                                                          |
| Bit 10<br>Bit 11<br>Bit 12<br>Bit 13 | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>1 =<br>Spec_Prm_Puf_<br>Special pa<br>0 =<br>1 =<br>Spec_Clear_Mo<br>Special Clear  | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.<br>Not permitted<br>Mode<br>rameter buffer<br>No special parameter buffer.<br>Special parameter buffer.<br>Special parameter buffer.<br>Special parameter buffer.<br>Special parameter buffer.<br>Mode (Fail Safe Mode)<br>No approved by the special parameter buffer.<br>The User_Time_Clock - Interrupt occurs every 10 ms.<br>The WD runs in the function mode.<br>Not permitted<br>Mode (Fail Safe Mode) |
| Bit 10<br>Bit 11<br>Bit 12<br>Bit 13 | EOI_Time base<br>Time base<br>0 =<br>1 =<br>User_Time base<br>0 =<br>1 =<br>WD_Test<br>Test mode<br>0 =<br>1 =<br>Spec_Prm_Puf_<br>Special pa<br>0 =<br>1 =<br>Spec_Clear_Mo<br>Special Cleant | DP_Mode is enabled. SPC3 sets up all DP_SAPs.<br>for the end of interrupt pulse<br>The interrupt inactive time is at least 1 usec long.<br>The interrupt inactive time is at least 1 ms long.<br>for the cyclical User_Time_Clock-Interrupt<br>The User_Time_Clock-Interrupt occurs every 1 ms.<br>The User_Time_Clock-Interrupt occurs every 10 ms.<br>for the Watchdog-Timer, no function mode<br>The WD runs in the function mode.<br>Not permitted<br>Mode<br>rameter buffer<br>No special parameter buffer.<br>Special parameter buffer.<br>Special parameter buffer.<br>Special parameter buffer.<br>Special parameter buffer.<br>Mode (Fail Safe Mode)<br>No special clear mode.                                                                                                                                                             |

Figure 5.1: Mode-Register 0 Bit 12 .. 0.(can be written to, can be changed in offline only)

### 5.1.2 Mode Register 1 (Mode-REG1, writable):

Some control bits must be changed during operation. These control bits are combined in Mode-Register 1 and can be set independently of each other (Mode\_Reg\_S) or can be deleted independently of each other (Mode\_Reg\_R). Various addresses are used for setting and deleting. Log '1' must be written to the bit position to be set or deleted.

| Address             |   |   |                 | Bit Po                           | sition                    |                |     |                | Designation      |
|---------------------|---|---|-----------------|----------------------------------|---------------------------|----------------|-----|----------------|------------------|
| Control<br>Register | 7 | 6 | 5               | 4                                | 3                         | 2              | 1   | 0              |                  |
| 08H                 |   |   | Res_<br>User_WD | EN_<br>Change_<br>Cfg_<br>Puffer | User_<br>Leave_<br>Master | Go_<br>Offline | EOI | START_<br>SPC3 | Mode-Reg_S<br>70 |
| 09H                 |   |   | Res_<br>User_WD | EN_<br>Change_<br>Cfg_<br>Puffer | User_<br>Leave_<br>Master | Go_<br>Offline | EOI | START_<br>SPC3 | Mode-Reg_R<br>70 |

| Bit 0 | START_SPC3    |                                                                              |
|-------|---------------|------------------------------------------------------------------------------|
|       | Exiting the   | Offline state                                                                |
|       | 1 =           | SPC3 exits offline and goes to passive-idle. In addition, the idle timer and |
|       |               | Wd timer are started and 'Go_Offline = 0' is set.                            |
| Bit 1 | EOI           |                                                                              |
|       | End of Inte   | rrupt                                                                        |
|       | 1 =           | End of Interrupt: SPC3 switches the interrupt outputs to inactive and again  |
|       |               | sets EOI to log.'0.'                                                         |
| Bit 2 | Go_Offline    |                                                                              |
|       | Going into    | the offline state                                                            |
|       | 1 =           | After the current requests ends, SPC3 goes to the offline state and again    |
|       |               | sets Go_Offline to log.'0.'                                                  |
| Bit 3 | User_Leave_Ma | aster                                                                        |
|       | Request to    | the DP_SM to go to 'Wait_Prm.'                                               |
|       | 1 =           | The user causes the DP_SM to go to 'Wait_Prm.' After this action, SPC3       |
|       |               | sets User_Leave_Master to log.'0.'                                           |
| Bit 4 | En_Change_Cf  | g_Puffer                                                                     |
|       | Enabling bu   | uffer exchange (Cfg buffer for Read_Cfg buffer)                              |
|       | 0 =           | With 'User_Cfg_Data_Okay_Cmd,' the Cfg buffer may not be exchanged for       |
|       |               | the Read_Crg buffer.                                                         |
|       | 1 =           | With 'User_Cfg_Data_Okay_Cmd,' the Cfg buffer must be exchanged for the      |
|       | Dec Llear W.d | Read_Cig buller.                                                             |
| BILD  | Res_User_wa   | hallon WD Timer                                                              |
|       | Resetting ti  | ne User_WD_TIMers                                                            |
|       | 1 =           | SPU3 again sets the User_wd_limer to the parameterized value                 |
|       |               | "User_vvd_value150." After this action, SPC3 sets Res_User_vvd to log."0."   |

Figure 5..2: Mode Register1 S and Mode Register1 R Bit7..0.(writable)

Baud Rate

1

2

Status-Reg

15..8

0

## 5.2 Status Register

3

05H (Intel)

The status register mirrors the current SPC3 status and can be read only.

SPC3 Release

1

0

2

| Address             |          | Designation |          |        |                            |               |                |                              |                  |
|---------------------|----------|-------------|----------|--------|----------------------------|---------------|----------------|------------------------------|------------------|
| Control             | 7        | 6           | 5        | 4      | 3                          | 2             | 1              | 0                            |                  |
| Register            |          |             |          |        |                            |               |                |                              |                  |
| 04H<br>(Intel)      | WD_State |             | DP_State |        | RAM<br>access<br>violation | Diag_<br>Flag | FDL_<br>IND_ST | Offline/<br>Passive-<br>Idle | Status-Reg<br>70 |
|                     | 1        | 0           | 1        | 0      |                            |               |                |                              |                  |
|                     |          |             |          |        |                            |               |                |                              |                  |
| Address             |          |             |          | Bit Po | osition                    |               |                |                              | Designation      |
| Control<br>Register | 15       | 14          | 13       | 12     | 11                         | 10            | 9              | 8                            |                  |

3

| Bit 0  | Offline/Passive-Idle |                                                                          |  |  |  |  |  |  |  |
|--------|----------------------|--------------------------------------------------------------------------|--|--|--|--|--|--|--|
|        | Offline-/Pa          | ssive-Idle state                                                         |  |  |  |  |  |  |  |
|        | 0 =                  | SPC3 is in offline.                                                      |  |  |  |  |  |  |  |
|        | 1 =                  | SPC3 is in passive idle.                                                 |  |  |  |  |  |  |  |
| Bit 1  | FDL_IND_ST           |                                                                          |  |  |  |  |  |  |  |
|        | FDL indica           | tion is temporarily buffered.                                            |  |  |  |  |  |  |  |
|        | 0 =                  | No FDL indication is temporarily buffered.                               |  |  |  |  |  |  |  |
|        | 1 =                  | No FDL indication is temporarily buffered.                               |  |  |  |  |  |  |  |
| Bit 2  | Diag_Flag            |                                                                          |  |  |  |  |  |  |  |
|        | Status diag          | nostics buffer                                                           |  |  |  |  |  |  |  |
|        | 0 =                  | The DP master fetches the diagnostics buffer.                            |  |  |  |  |  |  |  |
|        | 1 =                  | The DP master has not yet fetched the diagnostics buffer.                |  |  |  |  |  |  |  |
| Bit 3  | RAM Access Vi        | olation                                                                  |  |  |  |  |  |  |  |
|        | Memory ac            | ccess > 1.5kByte                                                         |  |  |  |  |  |  |  |
|        | 0 =                  | No address violation                                                     |  |  |  |  |  |  |  |
|        | 1 =                  | For addresses > 1536 bytes, 1024 is subtracted from the current address, |  |  |  |  |  |  |  |
|        |                      | and there is access to this new address.                                 |  |  |  |  |  |  |  |
| Bits   | DP-State10           |                                                                          |  |  |  |  |  |  |  |
| 4,5    |                      |                                                                          |  |  |  |  |  |  |  |
|        | DP-State N           | Achine state                                                             |  |  |  |  |  |  |  |
|        | 00 =                 | 'Wait_Prm' state                                                         |  |  |  |  |  |  |  |
|        | 01=                  | 'Wait_Cfg' state                                                         |  |  |  |  |  |  |  |
|        | 10 =                 | 'DATA_EX' state                                                          |  |  |  |  |  |  |  |
|        | 11=                  | Not possible                                                             |  |  |  |  |  |  |  |
| Bits   | WD-State10           |                                                                          |  |  |  |  |  |  |  |
| 6,7    |                      |                                                                          |  |  |  |  |  |  |  |
|        | Watchdog-            | State-Machine state                                                      |  |  |  |  |  |  |  |
|        | 00 =                 | 'Baud_Search' state                                                      |  |  |  |  |  |  |  |
|        | 01=                  | 'Baud_Control' state                                                     |  |  |  |  |  |  |  |
|        | 10 =                 | 'DP_Control' state                                                       |  |  |  |  |  |  |  |
|        | 11=                  | Not possible                                                             |  |  |  |  |  |  |  |
| Bits   | Baud rate30:         |                                                                          |  |  |  |  |  |  |  |
| 8,9    |                      |                                                                          |  |  |  |  |  |  |  |
| 10,11  | The baud r           | ates SPC3 found                                                          |  |  |  |  |  |  |  |
|        | 0000 =               | = 12 MBaud                                                               |  |  |  |  |  |  |  |
|        | 0001 :               | = 6 MBaud                                                                |  |  |  |  |  |  |  |
|        | 0010 =               | = 3 MBaud                                                                |  |  |  |  |  |  |  |
|        | 0011 :               | = 1.5 MBaud                                                              |  |  |  |  |  |  |  |
|        | 0100 =               |                                                                          |  |  |  |  |  |  |  |
|        | 0101 :               | = 187.5 KBaud                                                            |  |  |  |  |  |  |  |
|        | 0110 -               | = 93.75 KBaud                                                            |  |  |  |  |  |  |  |
|        | 1000                 | = 40.45 KDauu                                                            |  |  |  |  |  |  |  |
|        | 1000 -               | = 19.2 KDauu<br>- 0.6 kBoud                                              |  |  |  |  |  |  |  |
|        | Post -               | - Not possible                                                           |  |  |  |  |  |  |  |
| Rit 10 |                      | - NUL PUSSIDIE                                                           |  |  |  |  |  |  |  |
| DIL 12 | Delage pr            | h.u.<br>h for SPC3                                                       |  |  |  |  |  |  |  |
| 15,14, |                      |                                                                          |  |  |  |  |  |  |  |
| 15     |                      | - Not possible                                                           |  |  |  |  |  |  |  |
|        | 11051 =              |                                                                          |  |  |  |  |  |  |  |

Figure 5.3: Status Register Bit15 .. 0.(readable)

## 5.3 Interrupt Controller

The processor is informed about indication messages and various error events via the interrupt controller. Up to a total of 16 events are stored in the interrupt controller. The events are carried out on an interrupt output. The controller does not have a prioritization level and does not provide an interrupt vector (not 8259A compatible!).

The controller consists of an Interrupt Request Register (IRR), an Interrupt Mask Register (IMR), an Interrupt Register (IR), and an Interrupt Acknowledge Register (IAR).



Each event is stored in the IRR. Individual events can be suppressed via the IMR. The input in the IRR is independent of the interrupt masks. Event signals not masked out in the IMR generate the X/INT interrupt via a sum network. The user can set each event in the IRR for debugging.

Each interrupt event the processor processed must be deleted via the IAR (except for New\_Prm\_Data, New\_DDB\_Prm\_Data, and New\_Cfg\_Data). Log '1' must be written on the relevant bit position. If a new event and an acknowledge from the previous event are present at the IRR at the same time, the event remains stored. If the processor subsequently enables a mask, it must be ensured that no prior input is present in the IRR. For safety purposes, the position in the IRR must be deleted prior to the mask enable.

Prior to exiting the interrupt routine, the processor must set the "end of interrupt signal (E01) = 1" in the mode register. The interrupt cable is switched to inactive with this edge change. If another event must be stored, the interrupt output is not activated again until after an interrupt inactive time of at least 1 usec or 1-2 ms. This interrupt inactive time can be set via 'EOI\_Timebase.' This makes it possible to again come into the interrupt routine when an edge-triggered interrupt input is used.

The polarity for the interrupt output is parameterized via the INT\_Pol mode bit. After the hardware reset, the output is low-active.

| Address        |     | Designation     |     |                          |                            |                          |                         |               |                   |
|----------------|-----|-----------------|-----|--------------------------|----------------------------|--------------------------|-------------------------|---------------|-------------------|
| Control        | 7   | 7 6 5 4 3 2 1 0 |     |                          |                            |                          |                         |               |                   |
| Register       |     |                 |     |                          |                            |                          |                         |               |                   |
| 00H<br>(Intel) | Res | Res             | Res | User_<br>Timer_<br>Clock | WD_DP_<br>Mode_<br>Timeout | Baud_<br>rate_<br>Detect | Go/Leave<br>Data_<br>EX | MAC_<br>Reset | Int-Req-Reg<br>70 |

| Address  |     | Designation           |        |         |      |      |      |        |               |
|----------|-----|-----------------------|--------|---------|------|------|------|--------|---------------|
| Control  | 15  | 15 14 13 12 11 10 9 8 |        |         |      |      |      |        |               |
| Register |     |                       |        |         |      |      |      |        |               |
| 01H      | Res | Res                   | DX_OUT | Diag_   | New_ | New_ | New_ | New_GC | Int-Req-Reg 7 |
| (Intel)  |     |                       |        | Puffer_ | Prm_ | Cfg_ | SSA_ | Com    | 15.8          |
|          |     |                       |        | Changed | Data | Data | Data | mand   | 100           |

| Bit 0          | MAC_Reset                                                                                  |
|----------------|--------------------------------------------------------------------------------------------|
|                | After it processes the current request, the SPC3 has arrived at the offline state (through |
|                | setting the 'Go_Offline bit' or through a RAM access violation).                           |
| Bit 1          | Go/Leave_DATA_EX                                                                           |
|                | The DP_SM has entered or exited the 'DATA_EX' state.                                       |
| Bit 2          | Baudrate_Detect                                                                            |
|                | The SPC3 has exited the 'Baud_Search state' and found a baud rate.                         |
| Bit 3          | WD_DP_Control_Timeout                                                                      |
|                | The watchdog timer has run out in the 'DP_Control' WD state.                               |
| Bit 4          | User_Timer_Clock                                                                           |
|                | The time base for the User_Timer_Clocks has run out (1/10ms).                              |
| Bit 5          | Res                                                                                        |
|                | For additional functions                                                                   |
| Bit 6          | Res                                                                                        |
|                | For additional functions                                                                   |
| Bit 7          | Res                                                                                        |
|                | For additional functions                                                                   |
| Bit 8          | New_GC_Command                                                                             |
|                | The SPC3 has received a 'Global_Control telegram' with a changed 'GC_Command-              |
|                | Byte,' and this byte is stored in the 'R_GC_Command' RAM cell.                             |
| Bit 9          | New_SSA_Data                                                                               |
|                | The SPC3 has received a 'Set_Slave_Address telegram' and made the data available in        |
| <b>D</b> '/ 40 | the SSA buffer.                                                                            |
| Bit 10         | New_Ctg_Data                                                                               |
|                | The SPC3 has received a 'Check_Cfg telegram' and made the data available in the Cfg        |
| D:4.4.4        | Duffer.                                                                                    |
| BIT 11         | New_Prm_Data                                                                               |
|                | I he SPC3 has received a 'Set_Param telegram' and made the data available in the Prm       |
| Dit 10         | Diag Duffer Changed                                                                        |
|                | Diag_Fullel_Challgeu                                                                       |
|                | and again made the old buffer available to the user                                        |
| Bit 13         | DX OUT                                                                                     |
| Dit 10         | The SPC3 has received a 'Write Read Data telegram' and made the new output data            |
|                | available in the N buffer. For a 'Power On' or for a 'Leave Master.' the SPC3 deletes      |
|                | the N buffer and also generates this interrupt.                                            |
| Bit 14         | Res                                                                                        |
|                | For additional functions                                                                   |
| Bit 15         | Res                                                                                        |
|                | For additional functions                                                                   |

Figure 5.4: Interrupt Request Register, IRR Bit 15..0 (writable and readable)

| Address      | Register                                      |                                                    | Reset State      | Assign             | ment                                                                                              |
|--------------|-----------------------------------------------|----------------------------------------------------|------------------|--------------------|---------------------------------------------------------------------------------------------------|
| 02H /<br>03H | Interrupt Register<br>(IR)                    | Readable only                                      | All bits deleted |                    |                                                                                                   |
| 04H /<br>05H | Interrupt Mask<br>Register<br>(IMR)           | Writable, can<br>be changed<br>during<br>operation | All bits set     | Bit = 1<br>Bit = 0 | Mask is set and the interrupt<br>is disabled.<br>Mask is deleted and the<br>interrupt is enabled. |
| 02H /<br>03H | Interrupt<br>Acknowledge<br>Register<br>(IAR) | Writable, can<br>be changed<br>during<br>operation | All bits deleted | Bit = 1<br>Bit = 0 | The IRR bit is deleted.<br>The IRR bit remains<br>unchanged.                                      |

The other interrupt controller registers are assigned in the bit positions, like the IRR.

Figure 5.5: Additional Interrupt Registers

The 'New\_Prm\_Data', 'New\_Cfg\_Data' inputs may not be deleted via the Interrupt Acknowledge Register. The relevant state machines delete these inputs through the user acknowledgements (for example, 'User\_Prm\_Data\_Okay' etc.).

## 5.4 Watchdog Timer

## 5.4.1 Automatic Baud Rate Identification

The SPC3 is able to identify the baud rate automatically. The "baud search" state is located after each RESET and also after the watchdog (WD) timer has run out in the 'Baud\_Control\_state.'

As a rule, SPC3 begins the search for the set rate with the highest baud rate. If no SD1 telegram, SD2 telegram, or SD3 telegram was received completely and without errors during the monitoring time, the search continues with the next lowest baud rate.

After identifying the correct baud rate, SPC3 switches to the "Baud\_Control" state and monitors the baud rate. The monitoring time can be parameterized (WD\_Baud\_Control\_Val). The watchdog works with a clock of 100 Hz (10 msec). The watchdog resets each telegram received with no errors to its own station address. If the timer runs out, SPC3 again switches to the baud search state.

### 5.4.2 Baud Rate Monitoring

The located baud rate is **constantly** monitored in 'Baud\_Control.' The watchdog is reset for each error-free telegram to its own station address. The monitoring time results from multiplying both 'WD\_Baud\_Control\_Val' (user sets the parameters) by the time base (10 ms). If the monitoring time runs out, WD\_SM again goes to 'Baud\_Search'. If the user carries out the DP protocol (DP\_Mode = 1, see Mode register 0) with SPC3, the watchdog is used for the "DP\_Control' state, after a 'Set\_Param telegram' was received with an enabled response time monitoring 'WD\_On = 1.' The watchdog timer remains in the baud rate monitoring state when there is a switched off 'WD\_On = 0' master monitoring. The PROFIBUS DP state machine is also not reset when the timer runs out. That is, the slave remains in the DATA\_EXchange state, for example.

## 5.4.3 Response Time Monitoring

The 'DP\_Control' state serves response time monitoring of the DP master (Master\_Add). The set monitoring times results from multiplying both watchdog factors and multiplying the result with the momentarily valid time base (1 ms or 10 ms):

T<sub>WD</sub> = (1 ms or 10 ms) \* WD\_Fact\_1 \* WD\_Fact\_2 (See byte 7 of the parameter setting telegram.)

The user can load the two watchdog factors (WD\_Fact\_1, and WD\_Fact\_2) and the time base that represents a measurement for the monitoring time via the 'Set\_Param telegram' with any value between 1 and 255.

## EXCEPTION: The WD\_Fact\_1=WD\_Fact\_2=1 setting is not permissible. The circuit does not check this setting.

Monitoring times between 2 ms and 650 s - independent of the baud rate - can be implemented with the permisible watchdog factors.

If the monitoring time runs out, the SPC3 goes again to 'Baud\_Control,' and the SPC3 generates the 'WD\_DP\_Control\_Timeout-Interrupt'. In addition, the DP\_State machine is reset, that is, generates the reset states of the buffer management.

If another master accepts SPC3, then there is either a switch to 'Baud\_Control" (WD\_On = 0), or there is a delay in 'DP\_Control' (WD\_On = 1), depending on the enabled response time monitoring (WD\_On = 0).

## 6 PROFIBUS-DP Interface

## 6.1 DP\_Buffer Structure

The DP mode is enabled in the SPC3 with 'DP\_Mode = 1' (see mode Register0). In this process, the following SAPS are fixed reserved for the DP mode:

| • | Default SAP: | Data exchange (Write_Read_Data)                   |
|---|--------------|---------------------------------------------------|
| ` | SAP53:       | reserved                                          |
| ` | SAP55:       | Changing the station address (Set_Slave_Address)  |
| ` | SAP56:       | Reading the inputs (Read_Inputs)                  |
| ` | SAP57:       | Reading the outputs (Read_Outputs)                |
| ` | SAP58:       | Control commands to the DP-Slave (Global_Control) |
| ` | SAP59:       | Reading configuration data (Get_Config)           |
| ` | SAP60:       | Reading diagnostics information (Slave_Diagnosis) |
| ` | SAP61:       | Sending parameter setting data (Set_Param)        |
| ` | SAP62:       | Checking configuration data (Check_Config)        |

The DP Slave protocol is completely integrated in the SPC3 and is handled independently. The user must correspondingly parameterize the ASIC and process and acknowledge transferred messages. Except for the default SAP, SAP56, SAP57, and SAP58, all SAPS are always enabled. The remaining SAPS are not enabled until the the DP Slave Machine (DP\_SM) goes into the 'DATA\_EX' state. The user has the possibility of disabling SAP55. The relevant buffer pointer R\_SSA\_Puf\_Ptr must be set to '00H' for this purpose. The DDB utility is disabled by the already described initialization of the RAM cells.

The DP\_SAP buffer structure is displayed in Figure 6.1. The user configures all buffers (length and buffer beginning) in the 'offline state.' During operation, the buffer configuration must not be changed, except for the length of the Dout-/Din buffers.

The user may still adapt these buffers in the 'Wait\_Cfg' state after the configuration telegram (Check\_Config). Only the same configuration may be accepted in the 'DATA\_EX' state.

The buffer structure is divided into the data buffer, diagnostics buffer, and the control buffer.

Both the output data and the input data have three buffers each available with the same length. These buffers function as change buffers. One buffer is assigned to the 'D' data transfer, and one buffer is assigned to the 'U' user. The third buffer is either in a Next 'N' state or Free 'F' state, whereby one of the two states is always unoccupied.

Two diagnostics buffers that can have varying lengths are available for diagnostics. One diagnostics buffer is always the 'D' assigned to SPC3 for sending. The other diagnostics buffer belongs to the user for preparing new diagnostics data, 'U.'

The SPC3 first reads the different parameter setting telegrams (Set\_Slave\_Address, and Set\_Param) and the configuring telegram (Check\_Config) into Aux-Puffer1 or Aux-Puffer 2.....



SPC3

Figure 6.1: DP\_SAP Buffer Structure

Data exchanged with the corresponding target buffer (SSA buffer, Prm buffer, and Cfg buffer). Each of the buffers to be exchanged must have the same length. The user defines which Aux\_buffers are to be used for the above-named telegrams in the 'R\_Aux\_Puf\_Sel' parameter cell. The Aux- buffer1 must always be available. The Aux-buffer2 is optional. If the data profiles of these DP telegrams are very different, such as the data amount in the Set\_Param telegram is significantly larger than for the other telegrams, it is suggested to make an Aux-Buffer2 available (Aux\_Sel\_Set\_Param = 1) for this telegram. The other telegrams are then read via Aux-Buffer1 (Aux\_Sel\_..=0). If the buffers are too small, SPC3 responds with "no resources"!

| Address  |   |   |   | Bit | Positi | on     | Designation           |      |               |
|----------|---|---|---|-----|--------|--------|-----------------------|------|---------------|
| RAM      | 7 | 6 | 5 | 4   | 3      | 2      |                       | 0    |               |
| Register |   |   |   |     |        |        |                       |      |               |
| 2AH      | 0 | 0 | 0 | 0   | 0      | Set_   | Check_                | Set_ | R_Aux_Puf_Sel |
|          |   |   |   |     |        | Slave_ | Cfg                   | Prm  |               |
|          |   |   |   |     |        | Adr    |                       |      |               |
|          |   |   |   | X1  | X1     | X1     | See below for coding. |      |               |

| X1 | Coding      |
|----|-------------|
| 0  | Aux_Buffer1 |
| 1  | Aux_Buffer2 |

#### Figure 6.2: Aux-Buffer Management

The user makes the configuration data (Get\_Config) available in the Read\_Cfg buffer for reading. The Read\_Cfg buffer must have the same length as the Cfg\_buffer.

The Read\_Input\_Data telegram is operated from the Din buffer in the 'D state', and the Read\_Output\_Data telegram is operated from the Dout buffer in the 'U state.'

All buffer pointers are 8-bit segment addresses, because the SPC3 internally has only 8-bit address registers. For a RAM access, SPC3 adds an 8-bit offset address to the segment address shifted by 3 bits (result: 11-bit physical address). As regards the buffer start addresses, this results in an 8-byte graunularity from this specification.

## 6.2 Description of the DP Services

## 6.2.1 Set\_Slave\_Address (SAP55)

### 6.2.1.1 Sequence for the Set\_Slave\_Address Utility

The user can disable this utility by setting the ' $R_SSA_Puf_Ptr = 00H$ ' buffer pointer. The slave address must then be determined, for example, by reading a switch, and written in the  $R_TS_Adr$ . RAM register.

The user must make a retentive memory possibility available (for example, EEPROM) to support this utility. It must be possible to store the 'station address' and the 'Real\_No\_Add\_Change' ('True' = FFH) parameter in this external EEPROM. After each restart caused by a power failure, the user must again make these values available to SPC3 in the R\_TS\_Adr und R\_Real\_No\_Add\_Change RAM register.

If SAP55 is enabled and the Set\_Slave\_Address telegram is correctly accepted, SPC3 enters all net data in the Aux-Puffer1/2, exchanges the Aux buffer1/2 for the SSA buffer, stores the entered data length in 'R\_Len\_SSA\_Data', generates the 'New\_SSA\_Data' interrupt and internally stores the new 'station address' and the new 'Real\_No\_Add\_Change' parameter. The user does not need to transfer this changed parameter to SPC3 again. After the user has read the buffer, the user generates the 'SSA\_Puffer\_Free\_Cmd' (read operation on address 14H). This makes SPC3 again ready to receive an additional Set Slave Address telegram (such as from another master).

Address Bit Position Designation Control 7 6 5 4 3 2 1 0 Register 0 0 0 0 0 SSA\_Puffer\_Free\_Cmd 14H 0 0 0 don't care

SPC3 reacts independently when there are errors.

Figure 6.3: Coding SSA\_Buffer\_Free\_Cmd

#### 6.2.1.2 Structure of the Set\_Slave\_Address Telegram

The net data are stored as follows in the SSA buffer:

| Byte  |   |   |   | Bit Po | osition |   |   | Designation |                                        |
|-------|---|---|---|--------|---------|---|---|-------------|----------------------------------------|
|       | 7 | 6 | 5 | 4      | 3       | 2 | 1 | 0           |                                        |
| 0     |   |   |   |        |         |   |   |             | New_Slave_Address                      |
| 1     |   |   |   |        |         |   |   |             | Ident_Number_High                      |
| 2     |   |   |   |        |         |   |   |             | Ident_Number_Low                       |
| 3     |   |   |   |        |         |   |   |             | No_Add_Chg                             |
| 4-243 |   |   |   |        |         |   |   |             | Rem_Slave_Data additional application- |
|       |   |   |   |        |         |   |   |             | specific data                          |

Figure 6.4: Data Format for the Set\_Slave\_Address Telegram

## 6.2.2 Set\_Param (SAP61)

### 6.2.2.1 Parameter Data Structure

SPC3 evaluates the first seven data bytes (without user prm data), or the first eight data bytes (with user prm data). The first seven bytes are specified according to the standard. The eighth byte is used for SPC3-specific characteristics. The additional bytes are available to the application.

| Byte  |      |       |      | Bit Po | sition |      |      |       | Designation        |
|-------|------|-------|------|--------|--------|------|------|-------|--------------------|
|       | 7    | 6     | 5    | 4      | 3      | 2    | 1    | 0     |                    |
| 0     | Lock | Unlo. | Sync | Free   | WD     | Res  | Res  | Res   | Station status     |
|       | Req  | Req   | Req  | Req    | on     |      |      |       |                    |
| 1     |      |       |      |        |        |      |      |       | WD_Fact_1          |
| 2     |      |       |      |        |        |      |      |       | WD_Fact_2          |
| 3     |      |       |      |        |        |      |      |       | MinTSDR            |
| 4     |      |       |      |        |        |      |      |       | Ident_Number_High  |
| 5     |      |       |      |        |        |      |      |       | Ident_Number_Low   |
| 6     |      |       |      |        |        |      |      |       | Group_Ident        |
| 7     | 0    | 0     | 0    | 0      | 0      | WD_  | Dis  | Dis   | Spec_User_Prm_Byte |
|       |      |       |      |        |        | Base | Stop | Start |                    |
| 8-243 |      |       |      |        |        |      |      |       | User_Prm_Data      |

| Byte 7 | Spec_User_Prm_Byte |                                         |                                     |  |  |  |  |  |  |  |  |
|--------|--------------------|-----------------------------------------|-------------------------------------|--|--|--|--|--|--|--|--|
| Bit    | Name               | Significance                            | Default State                       |  |  |  |  |  |  |  |  |
| 0      | Dis_Startbit       | The start bit monitoring in the         | Dis_Startbit= 1,                    |  |  |  |  |  |  |  |  |
|        |                    | receiver is switched off with this bit. | that is, start bit monitoring is    |  |  |  |  |  |  |  |  |
|        |                    |                                         | switched off.                       |  |  |  |  |  |  |  |  |
| 1      | Dis_Stopbit        | Stop bit monitoring in the receiver is  | Dis_Stopbit= 0,                     |  |  |  |  |  |  |  |  |
|        |                    | switched off with this bit.             | that is, stop bit monitoring is not |  |  |  |  |  |  |  |  |
|        |                    |                                         | switched off.                       |  |  |  |  |  |  |  |  |
| 2      | WD_Base            | This bit specifies the time base used   | WD_Base= 0,                         |  |  |  |  |  |  |  |  |
|        |                    | to clock the watchdog.                  | that is, the time base is 10 ms     |  |  |  |  |  |  |  |  |
|        |                    | WD_Base = 0: time base 10 ms            |                                     |  |  |  |  |  |  |  |  |
|        |                    | WD_Base = 1: time base 1 ms             |                                     |  |  |  |  |  |  |  |  |
| 3-4    | res                | to be parameterized with 0              | 0                                   |  |  |  |  |  |  |  |  |
| 5      | Publisher_En       | DXB-publisher-functionality of the      | Publisher_Enable=0, DXB-request-    |  |  |  |  |  |  |  |  |
|        | able               | SPC3 is activated with this bit         | telegrams are ignored;              |  |  |  |  |  |  |  |  |
|        |                    |                                         | Publisher_Enable=1, DXB-request-    |  |  |  |  |  |  |  |  |
|        |                    |                                         | telegramme are processed            |  |  |  |  |  |  |  |  |
| 6-7    | res                | to be parameterized with 0              | 0                                   |  |  |  |  |  |  |  |  |

Figure 6.5: Data Format for the Set\_Param\_Telegram

#### 6.2.2.2 Parameter Data Processing Sequence

In the case of a positive validatation for more than seven data bytes, SPC3 carries out the following reaction, among others:

SPC3 exchanges Aux-Puffer1/2 (all data bytes are input here) for the Prm buffer, stores the input data length in 'R\_Len\_Prm\_Data', and triggers the 'New\_Prm\_Data Interrupt'. The user must then check the 'User\_Prm\_Data' and either reply with the 'User\_Prm\_Data\_Okay\_Cmd' or with 'User\_Prm\_Data\_Not\_Okay\_Cmd.' The entire telegram is input in the buffer, that is, application-specific parameter data are stored beginning with data byte 8 only.

# The user response (User\_Prm\_Data\_Okay\_Cmd or User\_Prm\_Data\_Not\_Okay\_Cmd) again takes back the 'New\_Prm\_Data' interrupt. The user may not acknowledge the 'New\_Prm\_Data' interrupt in the IAR register.

The relevant diagnostics bits are set with the 'User\_Prm\_Data\_Not\_Okay\_Cmd' message and are branched to 'Wait\_Prm.'

The 'User\_Prm\_Data\_Okay' and 'User\_Prm\_Data\_Not\_Okay' acknowledgements are reading accesses to defined registers with the relevant signals:

'User Prm Finished':

No additional parameter telegram is present.

- 'Prm Conflict' :
- An additional parameter telegram is present, processing again
- 'Not\_Allowed',
- Access not permitted in the current bus state

| Address  |   |   |   | Bit Po | osition |   |   | Designation |                    |
|----------|---|---|---|--------|---------|---|---|-------------|--------------------|
| Control  | 7 | 6 | 5 | 4      | 3       | 2 | 1 | 0           |                    |
| Register |   |   |   |        |         |   |   |             |                    |
| 0EH      | 0 | 0 | 0 | 0      | 0       | 0 | ⇒ | ⇒           | User_Prm_Data_Okay |
|          |   |   |   |        |         |   | 0 | 0           | User_Prm_Finished  |
|          |   |   |   |        |         |   | 0 | 1           | PRM_Conflict       |
|          |   |   |   |        |         |   | 1 | 1           | Not_Allowed        |

| Address  |   |   |   | Bit Po | osition |   |   | Designation |                        |
|----------|---|---|---|--------|---------|---|---|-------------|------------------------|
| Control  | 7 | 6 | 5 | 4      | 3       | 2 | 1 | 0           |                        |
| Register |   |   |   |        |         |   |   |             |                        |
| 0FH      | 0 | 0 | 0 | 0      | 0       | 0 | ↓ | ⇒           | User_Prm_Data_Not_Okay |
|          |   |   |   |        |         |   | 0 | 0           | User_Prm_Finished      |
|          |   |   |   |        |         |   | 0 | 1           | PRM_Conflict           |
|          |   |   |   |        |         |   | 1 | 1           | Not_Allowed            |

Figure 6.6: Coding User Prm Data Not/ Okay Cmd

If an additional Set-Param telegram is supposed to be received in the meantime, the signal 'Prm Conflict' is is returned for the acknowledgement of the first Set Param telegram, whether positive or negative. Then the user must repeat the validation because the SPC3 has made a new Prm buffer available.

#### 6.2.3 Check\_Config (SAP62)

The user takes on the evaluation of the configuration data. After SPC3 has received a validated Check Config-Telegram, SPC3 exchanges the Aux-Puffer1/2 (all data bytes are entered here) for the Cfg buffer, stores the input data length in 'R Len Cfg-Data,' and generates 'New Cfg Data-Interrupt'.

The user must then check the 'User\_Config\_Data' and either respond with 'User\_Cfg\_Data\_Okay\_Cmd' or with 'User\_Cfg\_Data\_Not\_Okay\_Cmd' (acknowledgement to the Cfg\_SM). The net data is input in the buffer in the format regulation of the standard.

#### The user response (User\_Cfg\_Data\_Okay\_Cmd or the User\_Cfg\_Data\_Not\_Okay\_Cmd response) again takes back the 'New Cfg Data' interrupt and may not be acknowledged in the IAR.

If an incorrect configuration is signalled back, various diagnostics bits are changed, and there is branching to 'Wait Prm."

For a correct configuration, the transition to 'DATA\_EX' takes place immediately, if no Din\_buffer is present (R\_Len\_Din\_Puf = 00H) and trigger counters for the parameter setting telegrams and configuration telegrams are at 0. Otherwise, the transition does not take place until the first 'New\_DIN\_Puffer\_Cmd' with which the user makes the first valid 'N buffer" available. When entering into 'DATA EX,' SPC3 also generates the 'Go/Leave Data Exchange-Interrupt.

If the received configuration data from the Cfg buffer are supposed to result in a change of the Read-Cfgbuffer (the change contains the data for the Get Config telegram), the user must make the new Read Cfg data available in the Read-Cfg buffer before the 'User\_Cfg\_Data\_Okay\_Cmd" acknowledgement. After receiving the acknowledgement, SPC3 exchanges the Cfg buffer with the Read-Cfg buffer, if 'EN Change Cfg buffer = 1' is set in mode register1.

During the acknowledgement, the user receives information about whether there is a conflict or not. If an additional Check\_Config telegram was supposed to be received in the meantime, the user receives the 'Cfg\_Conflict" signal during the acknowledgement of the first Check\_Config telegram, whether positive or negative. Then the user must repeat the validation, because SPC3 has made a new Cfg buffer available.

The 'User\_Cfg\_Data\_Okay\_Cmd' and 'User\_Cfg\_Data\_Not\_Okay\_Cmd' acknowledgements are read accesses to defined memory cells (see Section 2.2.1) with the relevant 'Not\_Allowed', 'User\_Cfg\_Finished,' or 'Cfg\_Conflict' signals (see Figure 3.7). If the 'New\_Prm\_Data'and 'New\_Cfg\_Data' are supposed to be present simultaneously during power up, the user must maintain the Set\_Param and then the Check\_Config. acknowledgement sequence.

| Address  |   |          |   | Bit Po | osition |   |   |             | Designation        |
|----------|---|----------|---|--------|---------|---|---|-------------|--------------------|
| Control  | 7 | 6        | 5 | 4      | 3       | 2 | 1 | 0           |                    |
| Register |   |          |   |        |         |   |   |             |                    |
| 10H      | 0 | 0        | 0 | 0      | 0       | 0 | ↓ | ↓           | User_Cfg_Data_Okay |
|          |   |          |   |        |         |   | 0 | 0           | User_Cfg_Finished  |
|          |   |          |   |        |         |   | 0 | 1           | Cfg_Conflict       |
|          |   |          |   |        |         |   | 1 | 1           | Not_Allowed        |
|          |   |          |   |        |         |   |   |             |                    |
| Address  |   |          |   | Bit Po | osition |   |   | Designation |                    |
| Control  | 7 | <u> </u> | E | 4      | 2       | 2 | 4 | 0           |                    |

| Address  |   |   |   | BIT PC | Sition |   |   | Designation |                        |
|----------|---|---|---|--------|--------|---|---|-------------|------------------------|
| Control  | 7 | 6 | 5 | 4      | 3      | 2 | 1 | 0           |                        |
| Register |   |   |   |        |        |   |   |             |                        |
| 11H      | 0 | 0 | 0 | 0      | 0      | 0 | ⇒ | ⇒           | User_Cfg_Data_Not_Okay |
|          |   |   |   |        |        |   | 0 | 0           | User_Cfg_Finished      |
|          |   |   |   |        |        |   | 0 | 1           | Cfg_Conflict           |
|          |   |   |   |        |        |   | 1 | 1           | Not_Allowed            |

Figure 6.7: Coding of the User\_Cfg\_Data\_Not/\_Okay\_Cmd

### 6.2.4 Slave\_Diagnosis (SAP60)

#### 6.2.4.1 Diagnostics Processing Sequence

Two buffers are available for diagnostics. The two buffers can have varying lengths. SPC3 always has one diagnostics buffer assigned to it, which is sent for a diagnostics call-up. The user can pre-process new diagnostics data in parallel in the other buffer. If the new diagnostics data are to be sent now, the user uses the 'New\_Diag\_Cmd' to make the request to exchange the diagnostics buffers. The user receives confirmation of the exchange of the buffers with the 'Diag\_Puffer\_Changed Interrupt.'

When the buffers are exchanged, the internal 'Diag\_Flag' is also set. For an activated 'Diag\_Flag,' SPC3 responds during the next Write\_Read\_Data with high-priority response data that signal the relevant master that new diagnostics data are present at the slave. Then this master fetches the new diagnostics data with a Slave\_Diagnosis telegram. Then the 'Diag\_Flag' is reset again. If the user signals 'Diag.Stat\_Diag = 1,' however (static diagnosis, see the structure of the diagnostics buffer), then 'Diag\_Flag' still remains activated after the relevant master has fetched the diagnosis. The user can poll the 'Diag\_Flag' in the status register to find out whether the master has already fetched the diagnostics data before the old data is exchanged for the new data.

Status coding for the diagnostics buffers is stored in the 'Diag\_bufferSM' processor parameter. The user can read this cell with the possible codings for both buffers: 'User,' 'SPC3,' or 'SPC3\_Send\_Mode.'

| Address  |   |   |   | Bit Po | osition |        |    | Designation |                       |
|----------|---|---|---|--------|---------|--------|----|-------------|-----------------------|
| Control  | 7 | 6 | 5 | 4      | 3       | 3 2    |    | 0           |                       |
| Register |   |   |   |        |         |        |    |             |                       |
| 0CH      | 0 | 0 | 0 | 0      | D_F     | D_Puf2 |    | Puf1        | Diag_Puffer_SM        |
|          |   |   |   |        |         |        | X1 | X2          | See below for coding. |

| X1 | X2 | Coding                        |
|----|----|-------------------------------|
| 0  | 0  | Each for the D_Buf2 or D_Buf1 |
| 0  | 1  | User                          |
| 1  | 0  | SPC3                          |
| 1  | 1  | SPC3_Send_Mode                |

Figure 6.8: Diag\_Buffer Assignment

The 'New\_Diag\_Cmd' is also a read access to a defined processor parameter with the signal as to which diagnostics buffer belongs to the user after the exchange, or whether both buffers are currently assigned to SPC3 ('no Puffer', 'Diag\_Puf1', 'Diag\_Puf2').

| Address  |   |   |   | Bit Po | sition |   |              | Designation  |              |
|----------|---|---|---|--------|--------|---|--------------|--------------|--------------|
| Control  | 7 | 6 | 5 | 4      | 3      | 2 | 1            | 0            |              |
| Register |   |   |   |        |        |   |              |              |              |
| 0DH      | 0 | 0 | 0 | 0      | 0      | 0 | $\Downarrow$ | $\Downarrow$ | New_Diag_Cmd |
|          |   |   |   |        |        |   | 0            | 0            | no Puffer    |
|          |   |   |   |        |        |   | 0            | 1            | Diag_Puf1    |
|          |   |   |   |        |        |   | 1            | 0            | Diag_Puf2    |

Figure 6.9: Coding Diag\_Puffer\_SM, New\_Diag\_Cmd

### 6.2.4.2 Structure of the Diagnostics Buffer:

The user transfers the diagnostics buffer displayed in the figure below to SPC3. The first 6 bytes are space holders, except for the three least significant bit positions in the first byte. The user stores the diagnostics bits, 'Diag.Ext\_Diag' 'Diag.Stat\_Diag," and Diag.Ext.Diag\_Overflow' in these three bit positions. The remaining bits can be assigned in any order. When sending, SPC3 pre-processes the first six bytes corresponding to the standard.

| Byte |   |   |    | Bit Po   | sition  |                           |              | Designation  |                             |
|------|---|---|----|----------|---------|---------------------------|--------------|--------------|-----------------------------|
|      | 7 | 6 | 5  | 4        | 3       | 2                         | 1            | 0            |                             |
| 0    |   |   |    |          |         | Ext_<br>Diag<br>Over<br>f | Stat<br>Diag | Ext_<br>Diag | Spaceholder                 |
| 1    |   |   |    |          |         |                           |              |              | Spaceholder                 |
| 2    |   |   |    |          |         |                           |              |              | Spaceholder                 |
| 3    |   |   |    |          |         |                           |              |              | Spaceholder                 |
| 4    |   |   |    |          |         |                           |              |              | Spaceholder                 |
| 5    |   |   |    |          |         |                           |              |              | Spaceholder                 |
| 6-n  |   |   | Th | e user i | must in | put                       |              |              | Ext_Diag_Data (n = max 243) |

Figure 6.10: Structure of the Diagnostics Buffer for Transfer to the SPC3

The 'Ext-Diag\_Data' the user must enter into the buffers follow after the SPC3-internal diagnostics data. The three different formats are possible here (device-related, ID-related, and port-related). In addition to the 'Ext\_Diag\_Data,' the buffer length also includes the SPC3 diagnostics bytes (R\_Len\_Diag\_Puf1, R\_Len\_Diag\_Puf2).

#### 6.2.5 Write\_Read\_Data / Data\_Exchange (Default\_SAP)

#### 6.2.5.1 Writing Outputs

SPC3 reads the received output data in the D buffer. After error-free receipt, SPC3 shifts the newly filled buffer from 'D' to 'N.' In addition, the 'DX\_Out\_Interrupt' is generated. The user now fetches the current output data from 'N.' The buffer changes from 'N' to 'U' with the 'Next\_Dout\_Buffer\_Cmd,' so that the current data of the application can be sent back for the master's Read\_Outputs.

If the user's evaluation cycle time is shorter than the bus cycle time, the user does not find any new buffers with the next 'Next\_Dout\_Buffer\_Cmd' in 'N.' Therefore, the buffer exchange is omitted, At a 12 Mbd baud rate, it is more likely, however, that the user's evaluation cycle time is larger than the bus cycle time. This makes new output data available in 'N' several times before the user fetches the next buffer. It is guaranteed, however, that the user receives the data last received.

For 'Power\_On', 'Leave\_Master' and the Global\_Control-Telegram 'Clear,' SPC3 deletes the D buffer and then shifts it to 'N.' This also takes place during the power up (entering into 'Wait\_Prm'). If the user fetches this buffer, he receives the 'U\_buffer cleared' display during the 'Next\_Dout\_Buffer\_Cmd.' If the user is still supposed to enlarge the output data buffer after the Check\_Config telegram, the user must delete this delta in the N buffer himself (possible only during the power-up phase in the 'Wait\_Cfg' state).

If 'Diag.Sync\_Mode = 1', the D buffer is filled but not exchanged with the Write\_Read\_Data-Telegram, but rather exchanged at the next Sync or Unsync.
# SIEMENS

The user can read the buffer management state with the following codes for the four states: 'Nil', 'Dout\_Puf\_Ptr1-3'. The pointer for the current data is in the "N" state.

| Address  | Bit Position |    |    |    |    |     |    | Designation |                       |
|----------|--------------|----|----|----|----|-----|----|-------------|-----------------------|
| Control  | 7            | 6  | 5  | 4  | 3  | 2   |    | 0           |                       |
| Register |              |    |    |    |    |     |    |             |                       |
| 0AH      | F            | -  | ι  | J  | ١  | N D |    | )           | Dout_Puffer_SM        |
|          | X1           | X2 | X1 | X2 | X1 | X2  | X1 | X2          | See below for coding. |

| X1 | X2 | Coding        |
|----|----|---------------|
| 0  | 0  | Nil           |
| 0  | 1  | Dout_Puf_Ptr1 |
| 1  | 0  | Dout_Puf_Ptr2 |
| 1  | 1  | Dout_Puf_Ptr3 |

Figure 6.11: Dout\_Buffer Management

When reading the 'Next\_Dout\_Buffer\_Cmd' the user gets the information which buffer (U-buffer) belongs to the user after the change, or whether a change has taken place at all.

| Address  |   |   |   | Bit I | Position                |                        |                  |   | Designation            |
|----------|---|---|---|-------|-------------------------|------------------------|------------------|---|------------------------|
| Control  | 7 | 6 | 5 | 4     | 3                       | 2                      | 1                | 0 |                        |
| Register |   |   |   |       |                         |                        |                  |   |                        |
| 0BH      | 0 | 0 | 0 | 0     | U_<br>Buffer<br>Cleared | State_<br>U_<br>Buffer | Ind_U_<br>Buffer |   | Next_Dout_Buf_Cmd      |
|          |   |   |   |       |                         |                        | 0                | 1 | Dout_Buf_Ptr1          |
|          |   |   |   |       |                         |                        | 1                | 0 | Dout_Buf_Ptr2          |
|          |   |   |   |       |                         |                        | 1                | 1 | Dout_Buf_Ptr3          |
|          |   |   |   |       |                         | 0                      |                  |   | No new U buffer        |
|          |   |   |   |       |                         | 1                      |                  |   | New U buffer           |
|          |   |   |   |       | 0                       |                        |                  |   | U buffer contains data |
|          |   |   |   |       | 1                       |                        |                  |   | U buffer was deleted   |

Figure 6.12: Next\_Dout\_Puffer\_Cmd

The user must delete the U buffer during initialization so that defined (deleted) data can be sent for a Read\_Output Telegram before the first data cycle.

#### 6.2.5.2 Reading Inputs

SPC3 sends the input data from the D buffer. Prior to sending, SPC3 fetches the Din buffer from 'N' to 'D.' If no new buffer is present in 'N,' there is no change.

The user makes the new data available in 'U'. With the 'New\_Din\_buffer\_Cmd,' the buffer changes from 'U' to 'N'. If the user's preparation cycle time is shorter than the bus cycle time, not all new input data are sent, but just the most current. At a 12 Mbd baud rate, it is more probable, however, that the user's preparation cycle time. Then SPC3 sends the same data several times in succession.

During start-up, SPC3 first goes to 'DATA\_EX' after all parameter telegrams and configuration telegrams are acknowledged, and the user then makes the first valid Din buffer available in 'N' with the 'New\_Din\_Buffer\_Cmd.

If 'Diag.Freeze\_Mode = 1', there is no buffer change prior to sending.

The user can read the status of the state machine cell with the following codings for the four states: 'Nil', 'Dout\_Puf\_Ptr1-3.' (See Figure 3.13.) The pointer for the current data is in the "N" state.

| Address  | Bit Position |    |    |    |    |    |    | Designation |                       |
|----------|--------------|----|----|----|----|----|----|-------------|-----------------------|
| Control  | 7            | 6  | 5  | 4  | 3  | 2  |    | 0           |                       |
| Register |              |    |    |    |    |    |    |             |                       |
| 08H      | F            | -  | ι  | J  | 1  | ١  | [  | )           | Din_Buffer_SM         |
|          | X1           | X2 | X1 | X2 | X1 | X2 | X1 | X2          | See below for coding. |

| X1 | X2 | Coding       |
|----|----|--------------|
| 0  | 0  | Nil          |
| 0  | 1  | Din_Buf_Ptr1 |
| 1  | 0  | Din_Buf_Ptr2 |
| 1  | 1  | Din_Buf_Ptr3 |

Figure 6.13: Din\_Buffer Management

When reading the 'New\_Din\_Buffer\_Cmd' the user gets the information which buffer (U-buffer) belongs to the user after the change (Din\_Buf\_Ptr 1-3).

| Address  | Bit Position |   |   |   |   |   |   |              | Designation     |  |  |  |
|----------|--------------|---|---|---|---|---|---|--------------|-----------------|--|--|--|
| Control  | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0            |                 |  |  |  |
| Register |              |   |   |   |   |   |   |              |                 |  |  |  |
| 09H      | 0            | 0 | 0 | 0 | 0 | 0 | ⇒ | $\Downarrow$ | New_Din_Buf_Cmd |  |  |  |
|          |              |   |   |   |   |   | 0 | 1            | Din_Buf_Ptr1    |  |  |  |
|          |              |   |   |   |   |   | 1 | 0            | Din_Buf_Ptr2    |  |  |  |
|          |              |   |   |   |   |   | 1 | 1            | Din_Buf_Ptr3    |  |  |  |

Figure 6.14: Next\_Din\_Buffer\_Cmd

#### 6.2.5.3 User\_Watchdog\_Timer

After power-up ('DATA\_EX' state), it is possible that SPC3 continually answers Write\_Read\_Data-telegrams without the user fetching the received Din buffers or making new Dout buffers available. If the user processor 'hangs up,' the master would not receive this information. Therefore, a 'User\_Watchdog\_Timer' is implemented in SPC3.

This User\_Wd\_Timer is an internal 16-bit RAM cell that is started from a 'R\_User\_Wd\_Value15..0' value the user parameterizes and is decremented with each received Write\_Read\_Data telegram from SPC3. If the timer attains the '0000hex' value, SPC3 transitions to the 'Wait\_Prm' state, and the DP\_SM carries out a 'Leave\_Master.' The user must cyclically set this timer to its start value. Therefore, 'Res\_User\_Wd = 1' must be set in mode register 1. Upon receipt of the next Write\_Read\_Data telegram, SPC3 again loads the User\_Wd\_Timer to the parameterized value 'R\_User\_Wd\_Value15..0' and sets 'Res\_User\_Wd = 0' (Mode Register 1). During power-up, the user must also set 'Res\_User\_Wd = 1', so that the User\_Wd\_Timer is even set at its parameterized value.

#### 6.2.6 Global\_Control (SAP58)

SPC3 itself processes the Global\_Control-Telegrams in the manner already described. In addition, this information is available to the user.

The first byte of a valid Global\_Control command is stored in the R\_GC\_Comand RAM cell. The second telegram byte (Group\_Select) is processed internally.

| Address     |     |     | Designation |            |        |              |                |     |              |
|-------------|-----|-----|-------------|------------|--------|--------------|----------------|-----|--------------|
| RAM<br>Cell | 7   | 6   | 5           | 4          | 3      | 2            | 1              | 0   |              |
| 3CH         | Res | Res | Sync        | Un<br>sync | Freeze | Un<br>freeze | Clear_<br>Data | Res | R_GC_Command |

| Bit | Designation | Significance                                                                                                                                                                         |
|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Reserved    |                                                                                                                                                                                      |
| 1   | Clear_Data  | With this command, the output data is deleted in 'D' and is changed to 'N.'                                                                                                          |
| 2   | Unfreeze    | With "Unfreeze," freezing input data is cancelled.                                                                                                                                   |
| 3   | Freeze      | The input data is fetched from 'N' to 'D' and "frozen". New input data<br>is not fetched again until the master sends the next 'Freeze'<br>command.                                  |
| 4   | Unsync      | The "Unsync" command cancels the "Sync" command.                                                                                                                                     |
| 5   | Sync        | The output data transferred with a WRITE_READ_DATA telegram is changed from 'D' to 'N.' The following transferred output data is kept in 'D' until the next 'Sync' command is given. |
| 6,7 | Reserved    | The "Reserved" designation specifies that these bits are reserved for future function expansions.                                                                                    |

Figure 6.15: Data Format for the Global\_Control Telegram

If the Control\_Comand byte changed at the last received Global\_Control telegram, SPC3 additionally generates the 'New\_GC\_Command' interrupt. During initialization, SPC3 presets the 'R\_GC\_Command' RAM cell with 00H. The user can read and evaluate this cell.

So that Sync and Freeze can be carried out, these functions must be enabled in the mode register.

#### 6.2.7 Read\_Inputs (SAP56)

SPC3 fetches the input data like it does for the Write\_Read\_Data Telegram. Prior to sending, 'N' is shifted to 'D,' if new input data are available in 'N.' For 'Diag.Freeze\_Mode = 1,' there is no buffer change.

#### 6.2.8 Read\_Outputs (SAP57)

SPC3 fetches the output data from the Dout buffer in 'U'. The user must preset the output data with '0' during start-up so that no invalid data can be sent here. If there is a buffer change from 'N' to 'U' (through the Next\_Dout\_Buffer\_Cmd) between the first call-up and the repetition, the new output data is sent during the repetition.

#### 6.2.9 Get\_Config (SAP59)

The user makes the configuration data available in the Read\_Cfg buffer. For a change in the configuration after the Check\_Config telegram, the user writes the changed data in the Cfg buffer, sets 'EN\_Change\_Cfg\_buffer = 1' (see Mode-Register1), and SPC3 then exchanges the Cfg buffer for the Read\_Cfg buffer. (See Section 3.2.3.) If there is a change in the configuration data (for example, for the modular DP systems) during operation, the user must return with 'Go Offline' (see Mode Register1) to 'Wait\_Prm' to SPC3.

#### 6.2.10 DXB (Data Exchange Broadcast)

The DXB-functionality as publisher is supported by the SPC3 automatically and whithout user interaction. Precondition for that is that the length of the parameter-telegram is >=8 (Spec\_User\_Prm\_Byte of the SPC3) The response-data on a special DataEx request is sent as bradcast then.

The subscriber-functionality is not supported by the SPC3.

# 7 Hardware Interface

## 7.1 Universal Processor Bus Interface

#### 7.1.1 General Description

SPC3 has a parallel 8-bit interface with an 11-bit address bus. SPC3 supports all 8-bit processors and microcontrollers based on the 80C51/52 (80C32) from Intel, the Motorola HC11 family, as well as 8-/16-bit processors or microcontrollers from the Siemens 80C166 family, X86 from Intel, and the HC16 and HC916 family from Motorola. Because the data formats from Intel and Motorola are not compatible, SPC3 automatically carries out 'byte swapping' for accesses to the following 16-bit registers (interrupt register, status register, and mode register0) and the 16-bit RAM cell (R-User\_Wd\_Value). This makes it possible for a Motorola processor to read the 16-bit value correctly. Reading or writing takes place, as usual, through two accesses (8-bit data bus).

Due to the 11-bit address bus, SPC3 is no longer fully compatible to SPC2 (10-bit address bus). However, AB(10) is located on the XINTCI output of the SPC2 that was not used until now. For SPC3, the AB(10) input is provided with an internal pull-down resistor. If SPC3 is to be connected into existing SPC2 hardware, the user can use only 1 kByte of the internal RAM. Otherwise, the AB(10) cable on the modules must be moved to the same place.

The Bus Interface Unit (BIU) and the Dual Port RAM Controller (DPC) that controls accesses to the internal RAM belong to the processor interface of the SPC3.

In addition, a clock rate divider is integrated that the clock pulse of an external clock pulse generator divided by 2 (Pin: DIVIDER = High-Potential) or 4 (Pin: DIVIDER = Low-Potential) makes available on the pin CLKOUT2/4 as the system clock pulse so that a slower controller can be connected without additional expenditures in a low-cost application. SPC3 is supplied with a clock pulse rate of 48MHz.

#### 7.1.2 Bus Interface Unit (BIU)

The BIU forms the interface to the connected processor/microcontroller. This is a synchronous or asynchronous 8-bit interface with an 11-bit address bus. The interface is configurable via 2 pins (XINT/MOT, MODE). The connected processor family (bus control signals such as XWR, XRD, or R\_W, and the data format) is specified with the XINT/MOT pin. Synchronous (rigid) or asynchronous bus timing is specified with the MODE pin.

Various Intel system configurations are displayed in the figures in Section 7.1.3. The internal address latch and the integrated decoder must be used in the C32 mode. One figure displays the minimum configuration of a system with SPC3, whereby the block is connected to an EPROM version of the controller. Only a pulse generator is necessary as an additional block in this configuration. If a controller is to be used without an integrated program memory, the addresses must once again be latched off for the external memory. The connection schematic in the next figure is applicable for all Intel/Siemens processors that offer asynchronous bus timing and evaluate the ready signal.

#### Notes:

If the **SPC3 is connected to an 80286** processor, or others, it must be taken into consideration that the processor carries out word accesses. That is, either a "swapper" is necessary that switches the characters out of the SPC3 at the relevant byte position of the 16-bit data bus during reading, or the least significant address bit is not connected, and the 80286 must read word accesses and evaluate only the lower byte, as displayed in the figure.

| XINT/MO MODE | The SPC3 interface supports the following processors/microcontrollers.                                                          |
|--------------|---------------------------------------------------------------------------------------------------------------------------------|
| 1 1          | Motorola microcontroller with the following characteristics:                                                                    |
| synchron-ous | <ul> <li>Synchronous (rigid) bus timing without evaluation of the XREADY signal</li> </ul>                                      |
| Motorola     | 8-bit non-multiplexed bus: DB70, AB100                                                                                          |
|              | The following can be connected:                                                                                                 |
|              | • HC11 types: K, N, M, F1                                                                                                       |
|              | HC16- und HC916 types with programmable E clock timing                                                                          |
|              | • All other HC11 types with a multiplexed bus must select addresses AB70 externally                                             |
|              | from DB70 data.                                                                                                                 |
|              | The address decoder is switched off in the SPC3. The CS signal is fed to SPC3.                                                  |
|              | • For microcontrollers with chip select logic (K, F1, HC16, and HC916), the chip select                                         |
|              | signals are programmable as regards the address range, the priority, the polarity, and                                          |
|              | the window width in the write cycle or read cycle.                                                                              |
|              | • For microcontrollers without chip select logic (N and M), and others, an external chip                                        |
|              | select logic is required. This means additional hardware and a fixed assignment.                                                |
|              | Condition:                                                                                                                      |
|              | • The SPC3 output clock (CLKOUT2/4) must be four times larger than the E_CLOCK.                                                 |
|              | The SPC3 input clock (CLK) must be at least 10 times larger than the desired system                                             |
|              | clock (E_Clock). The divider pin must be placed at "low" (divider 4), and it results in an                                      |
| 1 0          | E_ULUUK 0I 3 MIHZ                                                                                                               |
|              | Acceleration of the velocities of the VEEADV signal                                                                             |
| Motorola     | Asychionous bus unning with evaluation of the AREADT signal     Abit non-multiplexed bus: DR7_0_AR10_0                          |
| Motorola     | • o-bit non-multiplexed bus. DB70, AB100                                                                                        |
|              | HC16 and HC016 types                                                                                                            |
|              | <ul> <li>All other HC11 types with a multiplexed bus must externally select addresses AB7.0.</li> </ul>                         |
|              | from data DB7 0                                                                                                                 |
|              | The address decoder is switched off in SPC3. The CS signal is fed into SPC3                                                     |
|              | Chip select logic is available and programmable in all microcontrollers                                                         |
| 0 1          | Intel microcontroller CPU basis is 80C51/52/32, microcontrollers from various                                                   |
| •            | manufacturers:                                                                                                                  |
| synchron-ous | <ul> <li>Sychronous (rigid) bus timing without evaluation of the XREADY signal</li> </ul>                                       |
| Intel        | 8-bit multiplexed bus: ADB70                                                                                                    |
|              | The following can be connected:                                                                                                 |
|              | <ul> <li>Microcontroller families from Intel, Siemens, and Philips, for example</li> </ul>                                      |
|              | The address decoder is switched on in SPC3. The CS signal is generated for SPC3                                                 |
|              | internally.                                                                                                                     |
|              | • The lower address bits AB70 are stored with the ALE signal in an internal address                                             |
|              | latch. The internal CS decoder is activated in SPC3 that generates its own CS signal                                            |
|              | from the AB100 addresses.                                                                                                       |
|              | • The internal address decoder is fixed wired, so that SPC3 must always be addressed                                            |
|              | under the fixed addresses AB70 = $00000xxxb$ . SPC3 selects relevant address window                                             |
|              | from the AB20 signals. In this mode, the CS-Pin (XCS) must be located at VDD (high potential)                                   |
| 0 1          | polerillar).                                                                                                                    |
| asynchron    | Asychronous hus timing with evaluation of the YPEADV signal                                                                     |
| Intel        | <ul> <li>Asychiolous bus uning with evaluation of the AREADT signal</li> <li>8 bit non-multiplexed bus: DB7_0_AB10_0</li> </ul> |
|              | The following can be connected:                                                                                                 |
|              | Microcontroller families from Intel x86 and Siemens 80C16x, for example                                                         |
|              | Address decoder is switched off in SPC3. The CS signal is fed in to the SPC3                                                    |
|              | External address decoding is always necessary.                                                                                  |
|              | External chip select logic if the microcontroller is not present                                                                |

Figure 7.1: Bus Interface

# SIEMENS

### 7.1.3 Switching Diagram Principles





# SIEMENS

# **PROFIBUS Interface Center**



SPC3

SPC3

### 7.1.4 Application with the 80 C 32



The pull up / pull down resistances in the drawing above are only relevant for a in circuit tester. The internal chip select logic is activated when the address pins A 11 .. A 15 are set to  $_{0}^{*}$ . In the example above the starting address of the SPC3 is set to  $_{0}^{*}$ .



## SPC3

#### 7.1.5 Application with th 80 C 165

SIEMENS



The pull up / pull down resistances in the drawing above are only relevant for a in circuit tester.

#### Dual Port RAM Controller

The internal 1.5k RAM of the SPC3 is a Single Port RAM. Due to an integrated Dual Port RAM controller, the controller, however, permits an almost simultaneous access of both ports (bus interface and microsequencer interface). When there is a simultaneous access of both ports, the bus interface has priority. This provides for the shortest possible access time. If SPC3 is connected to a microcontroller with an asynchronous interface, SPC3 can evaluate the Ready signal.

#### 7.1.6 Interface Signals

The data bus outputs are high-resistance during the reset phase. All outputs are switched to high-resistance in the test mode. (See block test.)

| Name        | Input/<br>Output | Туре            | Comments                             |
|-------------|------------------|-----------------|--------------------------------------|
| DB(70)      | I/O              | Tristate        | High-resistance for RESET            |
| AB(100)     |                  |                 | AB(10) has a pull down resistor.     |
| MODE        |                  |                 | Setting: syn/async interface         |
| XWR/E_CLOCK | 1                |                 | Intel: Write /Motorola: E-Clk        |
| XRD/R_W     |                  |                 | Intel: Read /Motorola: Read/Write    |
| XCS         |                  |                 | Chip Select                          |
| ALE/AS      |                  |                 | Intel/Motorola: Address Latch Enable |
| DIVIDER     |                  |                 | Scaling factor 2/4 for CLKOUT 2/4    |
| X/INT       | 0                | Tristate        | Polarity programmable                |
| XRDY/XDTACK | 0                | Tristate        | Intel/Motorola: Ready-Signal         |
| CLK         |                  |                 | 48 MHz                               |
| XINT/MOT    | 1                |                 | Setting: Intel/Motorola              |
| CLKOUT2/4   | 0                | Tristate        | 24/12 MHz                            |
| RESET       | 1                | Schmitt-Trigger | Minimum of 4 clock pulse cycles      |

Figure 7.2: Microprocessor Bus Signals

## 7.2 UART

The transmitter converts the parallel data structure into a serial data flow. Request-to-Send (RTS) is generated before the first character. The XCTS input is available for connecting a modem. After RTS active, the transmitter must hold back the first telegram character until the XCTS modem activates.

The receiver converts the serial data flow into the parallel data structure. The receiver scans the serial data flow with the four-fold transmission speed. Stop bit testing can be switched off for test purposes ("DIS\_STOP\_CONTROL = 1", in mode register 0 or 'Set\_Param-Telegram' for DP). One requirement of the PROFIBUS protocol is that no rest states are permitted between the telegram characters. The SPC3 transmitter ensures that this specification is maintained. This following start bit test is switched off with the parameter setting "DIS\_START\_CONTROL = 1" (in mode register 0 or 'Set\_Param telegram' for DP).

Specified by the four-fold scan, a maximum distortion of the serial input signal of X = -47% to y = +22% is permissible.

## 7.3 ASIC Test

All output pins and I/O pins can be switched in the high-resistance state via the XTESTO test pin. An additional XTEST1 input is provided (more information upon request) to test the block internally with test automatic devices (not in the target hardware environment!).

| Pin No. | Name   | Function  |                             |
|---------|--------|-----------|-----------------------------|
| 34      | XTEST0 | VSS (GND) | All outputs high-resistance |
|         |        | VDD (+5V) | Normal SPC3 function        |
| 35      | XTEST1 | VSS (GND) | Various test modes          |
|         |        | VDD (+5V) | Normal SPC3 function        |

#### Figure 7.3: Test Support

XTEST0 and XTEST1 must be placed on  $V_{DD}$  (+5V) via external pull-up resistors.

# **PROFIBUS Interface Center**

# 8 Technical Data

## 8.1 Maximum Limit Values

#### 8.1.1 SPC3 (AMI)

| Parameter           | Designation | limits           | unit |
|---------------------|-------------|------------------|------|
| DC supply voltage   | VDD         | -0.3 to +6.0     | V    |
| Input voltage       | VI          | -0.3 to +6,3     | V    |
| Output voltage      | VO          | -0.5 to VDD +0.5 | V    |
| DC output current   | IO          | siehe Kap.5.4    | mA   |
| DC supply current   | IDD         | -10 to 10        | mA   |
| Storage temperature | Tstg        | -55 to +150      | °C   |
| Ambient temperature | Topt        | -40 to +85       | °C   |

SPC3

#### 8.1.2 SPC3 (ST)

| Parameters          | Bez.    | Grenzen          | Einh |
|---------------------|---------|------------------|------|
| DC supply voltage   | VDD     | -0.5 to +7       | V    |
| Input voltage       | VI      | -0.5 to +7,5     | V    |
| Output voltage      | VO      | -0.5 to VDD +0.5 | V    |
| DC output current   | IO      | siehe Kap.5.4    | mA   |
| DC supply current   | IDD,ISS | TBD              | mA   |
| Storage temperature | Tstg    | -40 to +125      | °C   |
| Ambient temperature | Topt    | -40 to +85       | °C   |

# 8.2 Typical Values

| Parameters                                         | Designation | Limits | Unit |
|----------------------------------------------------|-------------|--------|------|
| Current consumption during RESET                   | la          | 58     | mA   |
| Current consumption without bus accesses           | la          | 102    | mA   |
| Current consumption using 12<br>Mbaud bus accesses | la          | 110    | mA   |
| Thermal resistance                                 | Rw          | 65     | K/W  |

## 8.3 Permitted Operating Values

#### 8.3.1 SPC3 (AMI)

| Parameters                 | Designati<br>on | MIN     | MAX     | unit |
|----------------------------|-----------------|---------|---------|------|
| Supply Voltage (5V)        | VDD             | 4.5     | 5.5     | V    |
| (VSS = 0V)                 |                 |         |         |      |
| Input voltage              | VI              | 0       | VDD     | V    |
| Input voltage (high-level) | VIH             | 0.7 VDD | VDD     | V    |
| Input voltage (low-level)  | VIL             | 0       | 0.3 VDD | V    |
| Output voltage             | VO              | 0       | VDD     | V    |

#### **SPC3 User Description**

# **PROFIBUS Interface Center**

SPC3

# SIEMENS

| DC Supply current typ. | IDD,ISS |     |     | mA |
|------------------------|---------|-----|-----|----|
| Operating temperature  | TA      | -40 | +85 | °C |

## 8.3.2 SPC3 (ST)

| Parameters                 | Designati<br>on | MIN     | MAX     | unit |
|----------------------------|-----------------|---------|---------|------|
|                            | 011             |         |         |      |
| Supply Voltage (5V)        | VDD             | 4.75    | 5.25    | V    |
| (VSS = 0V)                 |                 |         |         |      |
| Input voltage              | VI              | 0       | VDD     | V    |
| Input voltage (high-level) | VIH             | 0.7 VDD | VDD     | V    |
| Input voltage (low-level)  | VIL             | 0       | 0.3 VDD | V    |
| Output voltage             | VO              | 0       | VDD     | V    |
| DC Supply current typ.     | IDD,ISS         |         |         | mA   |
|                            |                 |         |         |      |
| Operating temperature      | ТА              | -40     | +85     | °C   |

# 8.4 Ratings for the Output Drivers

| Signal Cable  | Direction | Driver<br>Type | Driver Strength | Capacitive Load |
|---------------|-----------|----------------|-----------------|-----------------|
| DB 0-7        | I/O       | Tristate       | 8mA             | 100pF           |
| RTS           | 0         | Tristate       | 8mA             | 50pF            |
| TxD           | 0         | Tristate       | 8mA             | 50pF            |
| X/INT         | 0         | Tristate       | 4mA             | 50pF            |
| XREADY/XDTACK | 0         | Tristate       | 4mA             | 50pF            |
| XDATAEXCH     | 0         | Tristate       | 8mA             | 50pF            |
| XHOLD-TOKEN   | 0         | Tristate       | 8mA             | 50pF            |
| CLKOUT2/4     | 0         | Tristate       | 8mA             | 100pF           |

# 8.5 DC Specification for the I/O Drivers

#### 8.5.1 SPC3 (AMI)

| Parameter                          | Designat<br>ion | MIN     | TYP | MAX     | Unit. |
|------------------------------------|-----------------|---------|-----|---------|-------|
| CMOS input voltage 0 signal level  | VILC            | 0       |     | 0.3 VDD | V     |
| CMOS input voltage 1 signal level  | VIHC            | 0.7 VDD |     | VDD     | V     |
| CMOS output voltage 0 signal level | VOL             |         |     | 0.4 *   | V     |
| CMOS output voltage 1 signal level | VOH             | VDD-0.5 |     | *       | V     |
| CMOS Schmitt Trigger +ve threshold | VT+             |         | 3.0 | 4.0     | V     |
| CMOS Schmitt Trigger -ve threshold | VT-             | 1.0     | 1.5 |         | V     |
| TTL Schmitt Trigger +ve threshold  |                 |         |     |         |       |
| TTL Schmitt Trigger -ve threshold  |                 |         |     |         |       |
| Input leakage current              | VT+             |         | 2.0 | 2.1     | V     |
| Tristate output leakage current    | VT-             | 0.7     | 0.8 |         | V     |
| Output current 0 signal level      | II              |         |     | ±1      | μA    |
| Output current 1 signal level      | IOZ             |         |     | ±10     | μA    |
| Output current 0 signal level      | IOL             | 4       |     |         | mA    |
| Output current 1 signal level      | IOH             | -4      |     |         | mA    |
| Short-circuit current              | IOL             | 8       |     |         | mA    |
| Input capacity                     | IOH             | -8      |     |         | mA    |
| Output capacity                    | IOS             | 300     |     |         | mA    |
| I/O capacity                       | Cin             |         | 10  |         | pF    |
| CMOS input voltage 0 signal level  | Cout            |         | 10  |         | pF    |
| CMOS input voltage 1 signal level  | CI/O            |         | 10  |         | pF    |

• for a specified output load (4/8mA)

#### 8.5.2 SPC3 (ST)

| Parameter                         | Designat<br>ion | MIN     | TYP | MAX     | Unit. |
|-----------------------------------|-----------------|---------|-----|---------|-------|
| CMOS input voltage 0 signal level | VILC            | 0       |     | 0.3 VDD | V     |
| CMOS input voltage 1 signal level | VIHC            | 0.7 VDD |     | VDD     | V     |

#### **SPC3 User Description**

| PROFIBUS Interface Center       |                     |      | SPC3    |     |       | SIE | ME |
|---------------------------------|---------------------|------|---------|-----|-------|-----|----|
| CMOS output volt                | age 0 signal level  | VOL  |         |     | 0.4 * | V   |    |
| CMOS output volt                | age 1 signal level  | VOH  | VDD-0.5 |     | *     | V   |    |
| CMOS Schmitt Tr                 | igger +ve threshold | VT+  |         | 3.0 | 4.0   | V   |    |
| CMOS Schmitt Tr                 | igger -ve threshold | VT-  | 1.0     | 1.5 |       | V   |    |
| TTL Schmitt Trigg               | er +ve threshold    |      |         |     |       |     |    |
| TTL Schmitt Trigg               | jer -ve threshold   |      |         |     |       |     |    |
| Input leakage cur               | rent                | VT+  |         | 2.0 | 2.4   | V   |    |
| Tristate output leakage current |                     | VT-  | 0.6     | 0.8 |       | V   |    |
| Output current                  | 0 signal level      | Ш    |         |     | ±1    | μA  |    |
| Output current                  | 1 signal level      | IOZ  |         |     | ±10   | μA  |    |
| Output current                  | 0 signal level      | IOL  | 4       |     |       | mA  |    |
| Output current                  | 1 signal level      | IOH  | -4      |     |       | mA  |    |
| Short-circuit curre             | nt                  | IOL  | 8       |     |       | mA  |    |
| Input capacity                  |                     | IOH  | -8      |     |       | mA  |    |
| Output capacity                 |                     | IOS  | 300     |     |       | mA  |    |
| I/O capacity                    |                     | Cin  |         | 10  |       | pF  |    |
| CMOS input volta                | ge 0 signal level   | Cout |         | 10  |       | pF  |    |
| CMOS input volta                | ge 1 signal level   | CI/O |         | 10  |       | pF  |    |

• for a specified output load (4/8mA)

# 8.6 Timing Characteristics

The following is generally applicable: All signals beginning with 'X' are 'low active'. All signal runtimes are based on the capacitive loads specified in the table above.

#### 8.6.1 SYS Bus Interface

Clock Pulse:

| No. | Parameter            | MIN  | MAX  | Unit |
|-----|----------------------|------|------|------|
|     | Clock pulse 48 Mhz : |      |      |      |
| 1   | Clock High Time      | 6.25 | 14.6 | ns   |
| 2   | Clock Low Time       | 6.25 | 14.6 | ns   |
| 3   | Rise Time            |      | 4    | ns   |
| 4   | Fall Time            |      | 4    | ns   |

Clock Pulse Timing:

Verzerrungen des Taktsignals sind bis zu einem Verhältnis von 40:60 zugelassen. Bei einer Schwelle von 1,5 bzw. 3,5V:



Distortions in the clock pulse signal are permitted up to a ratio of 40:60. At a threshold of 1.5 or 3.5 V: Interrupts:

| No. | Parameter                                      | MIN | MAX | Unit |
|-----|------------------------------------------------|-----|-----|------|
| 1   | Interrupt Inactive Time (for EOI_Timebase = 0) | 1   | 1   | μs   |
|     | Interrupt Inactive Time                        | 1   | 1   | ms   |

| X/INT | <br> | - 10 | > |       |
|-------|------|------|---|-------|
| EOI   |      |      |   | -<br> |

After acknowledging an interrupt with EO1, a min. of 1 us or 1 ms is expected in SPC3 before a new interrupt is output.

Reset:

SPC3 requires a minimum of 400 clock pulse cycles during the reset phase so that it can be reset correctly.

Reset

#### 8.6.2 Timing in the Synchronous C32-Mode:

If SPC3 is operated at 48MHz, an 80C32 with a maximum clock pulse rate of 20MHz can be connected.

In the C32 mode, SPC3 saves the least significant addresses with the negative edge of ALE. At the same time, SPC3 expects the more significant address bits on the address bus. SPC3 generates a chipselect signal from the more significant address bits. The request for an access to SPC3 is generated from the negative edge of the read signal and from the positive edge of the write signal.

| No. | Parameter                                  | MIN   | MAX                 | Unit |
|-----|--------------------------------------------|-------|---------------------|------|
| 1   | Address to ALE $\downarrow$ Setup Time     | 10    |                     | ns   |
| 2   | Address (A70) Hold after XRD or XWR ↑      | 5     |                     | ns   |
| 3   | XRD $\downarrow$ to Data Out <sup>(1</sup> |       | 3T+42.5             | ns   |
|     |                                            |       | (105) <sup>(3</sup> |      |
|     | XRD $\downarrow$ to Data Out <sup>(2</sup> |       | 4T+20.2             | ns   |
| 4   | ALE $\downarrow$ to XRD $\downarrow$       | 20    |                     | ns   |
| 5   | Data Holdtime after XRD ↑                  | 3.1   | 10.2                | ns   |
| 6   | Data Holdtimeafter XWR ↑                   | 10    |                     | ns   |
| 7   | Data Setuptime to XWR ↑                    | 10    |                     | ns   |
| 8   | XRD 个 to ALE 个                             | 10    |                     | ns   |
| 10  | XRD-Pulse-Width                            | 6T-10 |                     | ns   |
| 11  | XWR-Pulse-Width                            | 3T    |                     | ns   |
| 12  | Address Hold after ALE $\downarrow$        | 10    |                     | ns   |
| 13  | ALE-Pulsewidth                             | 10    |                     | ns   |
| 14  | XRD, XWR Cycletime                         | 6T+30 |                     | ns   |
| 15  | ALE $\downarrow$ to XWR $\downarrow$       | 20    |                     | ns   |
| 16  | XWR ↑ to ALE ↑                             | 10    |                     | ns   |

Explanations:

- T = Clock pulse cycle (48MHz)
- TBD = to be defined
- (1 = Access to the RAM
- <sup>(2</sup> = Access to the registers/latches
- (3) = for T = 48MHz

C32-Mode, Prozessor-Read-Timing (XWR = <log> 1)



SPC3

C32-Mode, Prozessor-Write-Timing (XRD = <log> 1)



#### 8.6.3 Timing in the Asynchronous Intel Mode (X86 Mode) :

In 80X86 operation, SPC3 acts like memory with ready logic. The access times depend on the type of accesses.

The request for an access to SPC3 is generated from the negative edge of the read signal or the positive edge of the write signal.

SPC3 generates the Ready signal synchronously to the fed in pulse. The Ready signal is reset when the read signal or write signal is deactivated. The data bus is switched to the Tristate with XRD = 1.

| Nr. | Parameter                                               | MIN   | MAX                 | Einh. |
|-----|---------------------------------------------------------|-------|---------------------|-------|
| 20  | Address-Setuptime to XRD or XWR $oldsymbol{\downarrow}$ | 0     |                     | ns    |
| 21  | XRD $\psi$ to Data valid $^{(1)}$                       |       | 3T+42,5             | ns    |
|     |                                                         |       | (105) <sup>(3</sup> |       |
|     | XRD $\psi$ to Data valid <sup>(2</sup>                  |       | 3T+18               | ns    |
| 22  | Address (A100) Hold after XRD or XWR $\bigstar$         | 0     |                     | ns    |
| 23  | XCS $\psi$ Setuptime to XRD $\psi$ or WR $\psi$         | -5    |                     | ns    |
| 24  | XRD Pulse-Width                                         | 6T-10 |                     | ns    |
| 25  | Data Holdtime after XRD ↑                               | 3.1   | 10.2                | ns    |
| 26  | Read/Write-Inactive-Time                                | 10    |                     | ns    |
| 27  | XCS Holdtime after XRD or XWR ↑                         | 0     |                     | ns    |
| 28  | XRD $\psi$ to XRDY $\psi$ (Normal Ready)                |       | 5T+16               | ns    |
| 29  | XRD $\psi$ to XRDY $\psi$ (Early Ready)                 |       | 4T+12               | ns    |
| 30  | XREADY-Holdtime after XRD or XWR                        | 6     | 22                  | ns    |
| 31  | Data Setuptime to XWR ↑                                 | 10    |                     | ns    |
| 32  | Data Holdtime after XWR ↑                               | 10    |                     | ns    |
| 33  | XWR-Pulse-Width                                         | 4T    |                     | ns    |
| 34  | XRD, XWR Cycletime                                      | 6T    |                     | ns    |
| 35  | last XRD $\psi$ to XCS $\psi$                           | 4T+10 |                     | ns    |
| 36  | XCS ↑ to next XWR ↑                                     | 2T+10 |                     | ns    |
| 37  | XWR ↑ to next XWR ↑ (XCS don't care)                    | 6T    |                     | ns    |

Explanations:

- T = Clock pulse cycle (48MHz) TBD = to be defined  $^{(1)}$  = Access to the RAM  $^{(2)}$  = Access to the registers/latch
- Access to the registers/latches
- (<sup>3</sup> = For T = 48 MHz

# SIEMENS

X86-Mode, Prozessor-Read-Timing (XWR = <log> 1)



#### X86-Mode, Prozessor-Write-Timing (XRD = <log> 1)



#### 8.6.4 Timing in the Synchronous Motorola Mode (E\_Clock-Mode, for example, 68HC11) :

For a CPU clockline through the SPC3, the output clock pulse (CLKOUT2/4) must be 4 times larger than the E\_CLOCK. That is, a clock pulse signal must be present at the CLK input that is **at least 10 times** larger than the desired system clock pulse (E\_CLOCK). The Divider-Pin must be placed on <log. 0> (divider 4). This results in an E\_CLOCK of 3MHz.

The request for a read access to SPC3 is derived from the positive edge of the E clock (in addition: XCS = 0, R W = 1). The request for a write access is derived from the negative edge of the E clock (in addition: XCS = 0, R W = 0).

| No. | Parameter                                       | MIN     | MAX                           | Unit |
|-----|-------------------------------------------------|---------|-------------------------------|------|
| 40  | E_CLOCK-Pulse_Width                             | 3T+74.2 |                               | ns   |
| 41  | Address (A100) Setuptime to E_CLOCK $\uparrow$  | 10      |                               | ns   |
| 42  | Address (A100) Holdtime to E_CLOCK $\downarrow$ | 5       |                               | ns   |
| 43  | E_CLOCK  ↑ to Data Active Delay                 | 2       |                               | ns   |
| 44  | E_CLOCK $\uparrow$ to Data valid <sup>(1</sup>  |         | 3+44.2<br>(107) <sup>(3</sup> | ns   |
|     | E_CLOCK  ↑ to Data valid <sup>(2</sup>          |         | 4T+21.9                       | ns   |
| 45  | Data Holdtime after E_CLOCK $\downarrow$        | 4       | 12                            | ns   |
| 46  | R_W Setuptime to E_CLOCK ↑                      | 10      |                               | ns   |
| 47  | R_W Holdtime to E_CLOCK $\downarrow$            | 5       |                               | ns   |
| 48  | XCS Setuptime to E_CLOCK $\uparrow$             | 0       |                               | ns   |
| 49  | XCS Holdtime to E_CLOCK $\downarrow$            | 0       |                               | ns   |
| 50  | Data Setuptime to E_CLOCK $\downarrow$          | 10      |                               | ns   |
| 51  | Data Holdtime after E_CLOCK $\downarrow$        | 10      |                               | ns   |

Explanations:

- T=Clock pulse cycle (48MHz)TBD=to be defined $^{(1)}$ =Access to the RAM $^{(2)}$ =Access to the registers/latches
- $^{(3)}$  = For T = 48 MHz

**SIEMENS** 

sync. Motorola-Mode, Prozessor-Read-Timing (AS = <log> 1)



sync. Motorola-Mode, Prozessor-Read-Timing (AS = <log> 1)



#### 8.6.5 Timing in the Asynchronous Motorola-Mode (for example, 68HC16) :

In the asynchronous Motorola mode, the SPC3 acts like memory with Ready logic, whereby the access times depend on the type of accesses.

The request for an access of SPC3 is generated from the positive edge of the AS signal (in addition: XCS='0',  $R_W='1'$ ). The request for a write access is generated from the positive edge of the AS signal (in addition: XCS='0',  $R_W='0'$ ).

| Nr. | Parameter                                                   | MIN     | MAX                 | Einh. |
|-----|-------------------------------------------------------------|---------|---------------------|-------|
| 60  | Address-Setuptime to AS $\checkmark$                        | 0       |                     | ns    |
| 61  | AS $\downarrow$ to Data valid <sup>(1</sup>                 |         | 3+45.2              | ns    |
|     |                                                             |         | (108) <sup>(3</sup> |       |
|     | AS $\checkmark$ to Data valid $^{(2)}$                      |         | 4T+22.9             | ns    |
| 62  | Address (A100) Holdtime after AS↑                           | 10      |                     | ns    |
| 63  | R_W $\checkmark$ Setuptime to AS $\checkmark$               | 10      |                     | ns    |
| 64  | AS-Pulse-Width (Read)                                       | 6T-10   |                     | ns    |
| 65  | Data Holdtime after AS ↑                                    | 4       | 12                  | ns    |
| 66  | AS-Inactive-Time                                            | 10      |                     | ns    |
| 67  | R_W Holdtime after AS ↑                                     | 10      |                     | ns    |
| 68  | XCS $\Psi$ Setuptime to AS $\Psi$                           | -5      |                     | ns    |
| 69  | XCS Holdtime after AS ↑                                     | 0       |                     | ns    |
| 70  | AS $\psi$ to XDTACK $\psi$ (Read, Normal Ready)             |         | 5T+16               | ns    |
| 71  | AS $\psi$ to XDTACK $\psi$ (Read, Early Ready)              |         | 4T+16               | ns    |
| 72  | XDTACH-Holdtime after AS ↑                                  | 6       | 22                  | ns    |
| 73  | AS Cycletime                                                | 6T      |                     | ns    |
| 74  | Data Setuptime to AS ↑                                      | 10      |                     | ns    |
| 75  | Data Holdtime after AS ↑                                    | 10      |                     | ns    |
| 76  | AS-Pulse-Width (Write)                                      | 4T      |                     | ns    |
| 77  | last AS $\psi$ (Read) to XCS $\psi$                         | 4T + 10 |                     | ns    |
| 78  | XCS ↑ to next AS ↑ (Write)                                  | 2T + 10 |                     | ns    |
| 79  | AS $\uparrow$ to next AS $\uparrow$ (Write, XCS don't care) | 6T      |                     | ns    |

#### Explanations:

| T = | Pulse cycle (48MHz) |
|-----|---------------------|
|-----|---------------------|

- TBD = To Be Defined
- (1 = Access to the RAM
- <sup>(2</sup> = Access to the register/latches
- $^{(3)}$  = For T = 48MHz



async. Motorola-Mode, Prozessor-Read-Timing (E\_CLOCK = <log> 0)

#### async. Motorola-Mode, Prozessor-Write-Timing (E\_CLOCK = <log> 0)



SPC3

#### 8.6.6 Serial Bus Interface

| No. | Parameter                          | MIN | MAX | Unit |
|-----|------------------------------------|-----|-----|------|
|     | Pulse 48 MHz:                      |     |     |      |
| 1   | RTS  ↑ to TxD Setup Time           | 4T  |     |      |
| 2   | RTS $\downarrow$ to TxD Hold Token | 4T  |     |      |

T = Clock pulse cycle (48MHz)



# **PROFIBUS Interface Center**

#### 8.6.7 Housing

PQFP-44 Gehäuse



SPC3

А

B

С

D

Е

F

G

Η

L M

#### 8.6.8 Processing Instructions

ESD protective measures must be maintained for all electronic components.

SPC3 is a cracking-endangered component that must be handled as such.

A drying process must be carried out before SPC3 is processed. The component must be dried at **125<sup>o</sup> C** for **24 hours** and then be processed **within 48 hours**. This drying process may be carried out once only because the component is soldered.

It must also be ensured that the SPC3's connections are not bent. Flawless processing can be guaranteed only if a planity of less than 0.1 mm is ensured. **SPC3** is released for infrared soldering with a soldering profile according to CECC00802.

#### 8.6.9 Humidity class

TQFP44 is a JEDEC 3 level (JSTD 020) Units have a shelf life of one week at 30 0 C/60% RH after removal from dry pack.

# 9 PROFIBUS Interface

## 9.1 Pin Assignment

The data transmission is performed in RS 485 operating mode (i.e., physical RS 485). The SPC3 is connected via the following signals to the galvanically isolated interface drivers.

| Signal Name | Input/<br>Output | Function        |
|-------------|------------------|-----------------|
| RTS         | Output           | Request to send |
| TXD         | Output           | Sending data    |
| RXD         | Input            | Receiving data  |

The PROFIBUS interface is a 9-way, sub D, plug connector with the following pin assignment.

Pin 1 - Free Pin 2 - Free Pin 3 - B line Pin 4 - Request to send (RTS) Pin 5 - Ground 5V (M5) Pin 6 - Potential 5V (floating P5) Pin 7 - Free Pin 8 - A line Pin 9 - Free

The cable shield must be connected to the plug connector housing.

The free pins are described as optional in EN 50170 Vol. 2. If used, they should conform to the specifications in DIN192453.

#### CAUTION:

The designations A and B of the lines on the plug connector refer to the designations in the RS 485 standard, and not the pin designation of driver ICs.

Keep the cable from driver to connector as short as possible.

Use of higher baud rates )i.e., 3 to 12 Mbaud) requires the use of new plug connectors. These connectors compensate for line interferences on all possible combinations of cables. 6ES7 972-0BB10-0XA0 with PG socket 6ES7 972-0BA10-0XA0 without PG socket

# SPC3

# 9.2 Example for the RS 485 Interface



Explanations of the circuitry:

The bus driver input EN2 has to be connected to low potential to ensure that after transmission of a telegram the ASIC is able to listen to the transmitted data.

To minimize the capacity of the bus lines the user should avoid additional capacities. The typical capacity of a bus station should be 15 ... 25 pF.

# 10 Overview DPS 2

With the purchase of this development package, Siemens grants you the right to use the included firmware of modules IM 183-1 and IM 180 for test purposes within the scope of the development package. This license does not grant you the right to modify the software, reproduce it, pass it on to third parties either in unchanged or changed form, and/or to use the software for any purposes other than those described in the development package. It is pointed out that use of the firmware in violation of the license constitutes an infringement of copyright law which will lead to damage claims against you by Siemens and criminal prosecution.

The license for unrestricted use of the firmware can be obtained from your local Siemens contact partner. This gives you the advantage of having parts of the firmware in source code, and being able to copy the modules or ASICs procured from Siemens. In addition, we will keep you posted on modifications and updates.

## 10.1 State Machine of a PROFIBUS DP Slave

#### 10.1.1 State Machine

For the sake of clarity, the state machine of a DP slave will be briefly described below. The detailed description is found in the EN 50170 Vol. 2.



The sequence in principle of this state machine is helpful in understanding the firmware sequence. Details are found in the Standard.

#### 10.1.2 Power On

A Set\_Slave\_Address is accepted only in the Power\_On state.

#### 10.1.3 Wait\_Prm

After start-up, the slave expects a parameter assignment message. All other types of messages are rejected or not processed. Data exchange is not yet possible.

At least the information specified by the Standard, such as PNO Ident Number, Sync-Freeze capability etc. is stored in the parameter message. In addition, user-specific parameter data is possible. Only the application specifies the meaning of this data. For example, certain bits are set to indicate a desired measuring range in the master interface configuration. The firmware makes this user-specific data available to the application program. The application program evaluates and accepts the data, but can also reject it (for example, the desired measuring range can't be set, and therefore meaningful operation isn't possible).

#### 10.1.4 Wait\_Cfg

The configuration message specifies the number of input bytes and output bytes. The master tells the slave how many bytes I/O are transferred. The application is notified of the requested configuration for verification. This verification either results in a correct, an incorrect, or an adaptable configuration. If the slave wants to adapt to the desired configuration, a new user data length has to be calculated from the configuration bytes (for example, 4 bytes I pre-defined and only 3 bytes utilized). The application has to decide whether this adaptability makes sense.

In addition, it is possible to query each master for the configuration of any slave.

#### 10.1.5 Data\_Exchange

If the firmware as well as the application have accepted the parameter assignment and the configuration as correct, the slave will enter the Data\_Exchange state; that is, the slave exchanges user data with the master.

#### 10.1.6 Diagnostics

The slave notifies the master of its current state by means of diagnostics. This state consists at least of the information specified in the Standard in the first six octets, as, for example, the status of the state machine. The user can supplement this information with process-specific information (user diagnostics, such as wire break).

On the slave's initiative, the diagnostics can be transmitted as an error message and as a status message. In addition to the three defined bits, the user also influences the application-specific diagnostics data. However, any master (not only the assigned master) can query the current diagnostics information.

• > Please note the detailed diagnostics description in the Appendix !

#### 10.1.7 Read\_Inputs, Read\_Outputs

Any slave (in the Data\_Exchange state) can query any master about the current states of the inputs and outputs. The ASIC and the firmware process this function autonomously.

#### 10.1.8 Watchdog

Along with the parameter message, the slave also receives a watchdog value. If the bus traffic does not retrigger this watchdog, the state machine will enter the "safe" state Wait\_Prm.

# <u>11 DPS2</u>

## 11.1 Introduction

The PROFIBUS DP ASIC SPC3 almost completely relieves a connected microprocessor of processing the PROFIBUS DP state machine. The PROFIBUS DP ASIC SPC3 has functions permanently integrated in the internal microprogram, which in the case of earlier ASICs had to be carried out by the associated firmware.

The interface to the user is the register or RAM interface, which is to be located in the hardware description.

The DPS2 program package for the SPC3 relieves the SPC3 user of hardware register manipulations and memory calculations. DPS2 provides a convenient "C"-interface, and particularly provides support when the buffer organization is set up. For the SPC2, a transition from DPS2 to DPS2/SPC3 is simple, since the call-ups and the organization are the same.

The entire project package consists of:

| Module     |                        | Function                                                                            |
|------------|------------------------|-------------------------------------------------------------------------------------|
| userspc3.c | Main Program           | The following functions are serviced here: start-up, input/output, and diagnostics  |
| intspc3.c  | Interrupt Module       | This module handles the following functions: parameter assignment and configuration |
| dps2spc3.c | Help Functions         | These functions calculate the buffer organization from the desired configuration.   |
| dps2user.h | Macros and Definitions | These macros make it simple for the user to access the ASIC register structure.     |

As an interface to the user, DPS2 needs an interrupt for the SPC3 that the user must set up. The functions which have to be carried out when the ASIC interrupt occurs are included in the intspc3.c program.

The user program can block this interrupt temporarily. It is also possible to block the interrupt entirely and process the corresponding functions with the polling process.

The interface between the user and the DPS2 firmware is divided into sequences and functions:

• Which the application makes available and which DPS2 calls up,

and functions

• Which DPS2 makes available and which the DPS2 application calls up.



## 11.2 Initialization

#### 11.2.1 Hardware

During the first start-up step, the application program resets the ASIC SPC3 via the RESET pin, initializes the internal RAM and the resets connections of the connected processor.

#### 11.2.2 Compiler Settings

The SPC3\_INTEL\_MODE literal sets the representation of the word registers in the SPC3.

The \_INTEL\_COMP literalsets the swap mechanism of the macros; that is, swapping bytes in a word.

| SPC3_INTEI | MODE/_INTEL_COMP |                                         |
|------------|------------------|-----------------------------------------|
| Transfer   | #define          | Intel Interface of the SPC3 selected    |
|            | not defined      | Motorola Interface of the SPC3 selected |
| Return     |                  |                                         |

| Processor | Compiler       | Settings                       | Comment                                                                                                    |
|-----------|----------------|--------------------------------|------------------------------------------------------------------------------------------------------------|
| SAB 165   | Boston Tasking | SPC3_INTEL_MODE<br>_INTEL_COMP |                                                                                                            |
| 80C32     | Keil Compiler  | SPC3_INTEL_MODE                | Compiler represents word sizes in Motorola format => the swap mechanism of the macros has to be activated. |

With the declaration #define DPS2\_SPC3 the DPS2 interface is activated.

To support the different memory allocation models the accesses to the SPC3 are distinguished with a seperate attribute.

For C166-Compiler the addressing range of the SPC3 is as follows #define SPC3\_NEAR /\* SPC3 is addressed in the NEAR-range\*/ #define SPC3\_FAR /\* the SPC3 is addressed in the FAR range \*/

For 80C32-Compiler the addressing of the user data is as follows #define SPC3\_DATA\_XDATA /\* user data is located to the external RAM\*/ #define SPC3\_DATA\_IDATA /\* user data is located to the internal RAM\*/

With the definition #define SPC3\_NO\_BASE\_TYPES the declaration of the basic types (UBYTE, BYTE, UWORD, WORD) can be suppressed.

### 11.2.3 Locating the SPC 3

To have an easy access at the SPC3 it is possible to define a structure with the type SPC3. It has to be located at the address range defined by the hardware.

#### 11.2.4 Hardware Mode

The macro DPS2\_SET\_HW\_MODE (|) makes various SPC3 settings possible.

| DPS2_SET_HW_MODE(x) Hardware |                   | Hardwar | e Settings                                                                       |
|------------------------------|-------------------|---------|----------------------------------------------------------------------------------|
| Transfer                     |                   |         |                                                                                  |
|                              |                   |         |                                                                                  |
|                              | INT_POL_LOW       |         | The interrupt output is low active.                                              |
|                              | INT_POL_HIGH      |         | The interrupt output is high active.                                             |
|                              | EARLY_RDY         |         | Ready is moved ahead by one pulse.                                               |
|                              | SYNC_SUPPORTED    |         | Sync_Mode is supported.                                                          |
|                              | FREEZE_SUPPORTED  |         | Freeze_Mode is supported.                                                        |
|                              | DP_MODE           |         | DP_Mode is enabled; the SPC3 sets up all DP_SAPs.                                |
|                              | EOI_TIMEBASE_1u   |         | The interrupt inactive time is at least 1 usec.                                  |
|                              | EOI_TIMEBASE      | _1m     | The interrupt inactive time is at least 1 ms                                     |
|                              | USER_TIMEBAS      | SE_1m   | The User_Time_Clock interrupt occurs every 1 ms.                                 |
|                              | USER_TIMEBASE_10m |         | The User_Time_Clock interrupt occurs every 10 ms. Describe again in more detail! |
|                              | SPEC_CLEAR        |         | The SPC3 has to accept failsave-telegramms                                       |
| Return                       |                   |         |                                                                                  |

The User\_Time\_Clock is a timer freely available for the application. This timer generates a 1 ms and a 10 ms timer tick. Through a relevant enable, this timer tick leads to an interrupt. (Refer to the following paragraph.)

#### **11.2.5** Activating the Indication Function

The DPS2\_SET\_IND (|) macro activates the indication functions and interrupt triggers. The transfer parameters can be represented as UWORD, as BYTE (ending \_B) and as BIT (ending: \_NR).

| DPS2_SET_IND(x x) Activ |                     | Activate Inc | lication Field                                                                                                                                                                                                               |
|-------------------------|---------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer                | MAC_RESET           |              | After processing the current job, the SPC3 has entered the <i>Offline State</i> by setting the 'Go_Offline' bit.                                                                                                             |
| here                    | GO_LEAVE_DATA_EX    |              | The DP_SM has entered the 'DATA_EX' state or has exited it.                                                                                                                                                                  |
| UWORD                   | BAUDRATE_DE         | TECT         | The SPC3 has exited the 'Baud_Search State' and has found a baud rate.                                                                                                                                                       |
| Representa<br>-tion     | WD_DP_MODE_         | _TIMEOUT     | The watchdog timer has expired in the 'DP_Control' WD state.                                                                                                                                                                 |
|                         | USER_TIMER_C        | CLOCK        | The time base of the User_Timer_Clock has expired (1/10ms) timer tick.                                                                                                                                                       |
|                         | Reserved            |              | for additional functions                                                                                                                                                                                                     |
|                         | Reserved            |              | for additional functions                                                                                                                                                                                                     |
|                         | Reserved            |              | for additional functions                                                                                                                                                                                                     |
|                         | NEW_GC_COMMAND      |              | The SPC3 has received a 'Global_Control Message' with a changed 'GC_Command-Byte' and has stored this byte in the 'R_GC_Command' RAM cell.                                                                                   |
|                         | NEW_SSA_DATA        |              | The SPC3 has received a 'Set_Slave_Address Message' and has made the data available in the SSA buffer.                                                                                                                       |
|                         | NEW_CFG_DATA        |              | The SPC3 has received a 'Check_Cfg Message' and has made the data available in the Cfg buffer.                                                                                                                               |
|                         | NEW_PRM_DATA        |              | The SPC3 has received a 'Set_Param Message' and has made the data available in the Prm buffer.                                                                                                                               |
|                         | DIAG_BUFFER_CHANGED |              | On request by 'New_Diag_Cmd', the SPC3 has exchanged the diagnostics buffers and has made the old buffer available again to the user.                                                                                        |
|                         | DX_OUT              |              | The SPC3 has received a 'Write_Read_Data Message' and has made the new output data available in the N buffer. For 'Power_On' or for 'Leave_Master', the SPC3 clears the N buffer contents and also generates this interrupt. |
|                         | Reserved            |              | For additional functions                                                                                                                                                                                                     |
|                         | Reserved            |              | For additional functions                                                                                                                                                                                                     |
| Return                  |                     |              |                                                                                                                                                                                                                              |

#### Example:

DPS2\_SET\_IND(GO\_LEAVE\_DATA\_EX | WD\_DP\_MODE\_TIMEOUT);

\*/ The user is informed when the DATA\_Exchange state is entered or exited, or when the watchdog timer has run out. \*/

An interrupt activation with byte variables could look like this:

DPS2\_SET\_IND(NEW\_CFG\_DATA\_B | NEW\_PRM\_DATA\_B | USER\_TIMER\_CLOCK\_B);
#### 11.2.6 User Watchdog

The user watchdog ensures that if the connected microprocessor fails, the SPC3 leaves the data cycle after a defined number (DPS2\_SET\_USER\_WD\_VALUE) of data messages. As long as the microprocessor doesn't "crash", it has to retrigger this watchdog (DPS2\_RESET\_USER\_WD).

| DPS2_SET_USER_WD_VALUE (x) |       |              | Set User Watchdog Time |
|----------------------------|-------|--------------|------------------------|
| Transfer                   | UWORD | Number of da | ta messages            |
| Return                     |       |              |                        |

| DPS2_RESET_USER_WD() |  |  | Complete restart / retriggering of user watchdog |
|----------------------|--|--|--------------------------------------------------|
| Transfer             |  |  |                                                  |
| Return               |  |  |                                                  |

In the worst case scenario, the data telegrams can be sent in the time interval of the Min\_Slave interval. By means of this time specification and the run length of its own program component, the application can specify the number of data messages.

Sample calculation:  $(T_{application runtime} / min_slave interval) \times 2 = number of data telegrams$ 

Refer to DIN E 19245 Part 3 (maximum master polling time of telegrams to the slave). 2 =safety factor

#### 11.2.7 Station Address

During startup, the application program reads in the station address (DIL switch, EEPROM, etc.), and transfers the station address to the ASIC. The user must also specify whether this station address can be changed via the PROFIBUS DP; that is, a memory medium (for example, serial EEPROM) is available.

| DPS2_SET_STATION_ADRESS (x) |       |         | Set Station Address |
|-----------------------------|-------|---------|---------------------|
| Transfer                    | UBYTE | Address |                     |
| Return                      |       |         |                     |
|                             | •     | •       |                     |

| DPS2_SET_ADD_CHG_DISABLE() |  |  | Station Address Change Disabled |
|----------------------------|--|--|---------------------------------|
| Transfer                   |  |  |                                 |
| Return                     |  |  |                                 |

| DPS2_SET_ADD_CHG_ENABLE() |  |  | Station Address Change Permitted<br>Attention: The user must set up buffers for this utility! |
|---------------------------|--|--|-----------------------------------------------------------------------------------------------|
| Transfer                  |  |  |                                                                                               |
| Return                    |  |  |                                                                                               |

#### 11.2.8 Ident Number

During startup, the application program reads in the ident number (EPROM, host system) and transfers it to the ASIC.

| DPS2_SET_IDENT_NUMBER_HIGH(x) |       |                | Ident Number     |
|-------------------------------|-------|----------------|------------------|
| Transfer                      | UBYTE | High byte of F | PNO ident number |
| Return                        |       |                |                  |

| DPS2_SET_IDENT_NUMBER_LOW(x) |       |               | Ident Number    |
|------------------------------|-------|---------------|-----------------|
| Transfer                     | UBYTE | Low byte of P | NO ident number |
| Return                       |       |               |                 |

#### 11.2.9 Response Time

If special circumstances require it, the user can set the response time for the SPC3 during set-up. In operation with PROFIBUS DP, the parameter message of the PROFIBUS DP master specifies the response time.

| DPS2_SET_MINTSDR(x) |       |              | MinTsdr                  |
|---------------------|-------|--------------|--------------------------|
| Transfer            | UBYTE | Response tim | e in bit timing (11-255) |
| Return              |       |              |                          |

#### 11.2.10 Buffer Initialization

The user must enter the lengths of the exchange buffers for the different messages in the dps2\_buf structure of the DPS2\_BUFINIT type. These lengths determine the data buffers set up in the ASIC, and therefore are dependent in total sum on the ASIC memory. DPS2\_INIT checks the maximum lengths of the buffers entered, and returns the test result. Please specify the overall calculation. Is the in/out buffer mutually specified?

typedef struct {

| UBYTE din_dout_buf_len; | /*overall length of the input/output buffer, 0-488*/ |
|-------------------------|------------------------------------------------------|
| UBYTE diag_buf_len;     | /*length of the diagnostics buffer, 6-244*/          |
| UBYTE prm_buf_len;      | /*length of the parameter buffer, 7-244*/            |
| UBYTE cfg_buf_len;      | /*length of the config data buffer, 1-244*/          |
| UBYTE ssa_buf_len;      | /*length of the Set-Slave-Add buffer, 0 and 4-244*/  |
| } DPS2_BUFINIT;         |                                                      |

Specifying the length 0 for the Set-Slave-Address buffer disables this utility.

For this type of buffer initialization, an additional macro is needed for adapting the lengths of the Din/Dout buffers, since these are the only ones that are allowed to be changed during operation (but not beyond the preset size).

| DPS2_INIT (x) |                                | Buffer Initializat        | tion                                        |
|---------------|--------------------------------|---------------------------|---------------------------------------------|
| Transfer      | Pointer to val<br>DPS2_BUFINIT | ues with the<br>structure | Desired/required buffer lengths             |
| Return        | DPS2_INITF_DI                  | N_DOUT_LEN                | Error with Din/Dout length                  |
|               | DPS2_INITF_DI                  | AG_LEN                    | Error with diagnostics length               |
|               | DPS2_INITF_PR                  | M_LEN                     | Error with parameter assignment data length |
|               | DPS2_INITF_SS                  | A_LEN                     | Error with address data length              |
|               | DPS2_INITF_LE                  | SS_LEN                    | Overall, too much memory used               |
|               | DPS2_INITF_OK                  | (                         | Buffer length OK                            |

#### 11.2.11 Entry of Setpoint Configuration

With the macro, the function first fetches a pointer to a data block for the configuration.

| DPS2_GET_READ_CFG_BUF_PTR() |         | BUF_PTR()                       | Fetch Pointer to Configuration Buffer |
|-----------------------------|---------|---------------------------------|---------------------------------------|
| Transfer                    |         |                                 |                                       |
| Return                      | UBYTE * | Pointer to RAM area in the SPC3 |                                       |

In this data block, the user enters his configuration (identifier bytes). The individual identifier bytes are to be generated according to the following specification (refer also to EN 50170 Vol. 2):

| Bit           |                  |          |                          |                     |               |                              |                                      |                                   |                  |                                   |   |
|---------------|------------------|----------|--------------------------|---------------------|---------------|------------------------------|--------------------------------------|-----------------------------------|------------------|-----------------------------------|---|
| 7             | 6                | 5        | 4                        | 3                   | 2             | 1                            | 0                                    |                                   |                  |                                   |   |
|               |                  |          |                          |                     |               |                              |                                      | Data Length                       | 00<br>Byte/Word  | =                                 |   |
|               |                  |          |                          |                     |               |                              |                                      |                                   | 15<br>16Byte/Wor | =<br>ds                           |   |
|               |                  |          |                          | In- /Oı             | utput         | 00 =<br>01 =<br>02 =<br>11 = | Specia<br>Input<br>Output<br>Input - | ll Identifier Forn<br>:<br>Output | nat              |                                   |   |
|               |                  | Lengt    | 0 =<br>Structu<br>1 = Wo | Byte,<br>ire<br>ord | Byte          |                              |                                      |                                   |                  |                                   |   |
|               | Consis<br>across | stency   | 0 = E<br>1 = T           | Byte or<br>Total Le | Word<br>ength |                              |                                      |                                   |                  |                                   |   |
| For e         | example          | , the id | lentifie                 | rs corr             | espor         | nd to                        | 1                                    | 7 hex = 8 bytes                   | s input withou   | t consistency                     |   |
|               |                  |          |                          |                     |               |                              | 2                                    | 7 hex = 8 bytes                   | s output witho   | out consistency                   |   |
| The s         | special i        | dentifi  | er form                  | nats are            | e to b        | e fou                        | nd in E                              | N 50170 Vol. 2                    |                  |                                   |   |
| With<br>enter | the DPS          | S2_SE    | T_RE                     | AD_CF               | G_LE          | EN (C                        | FG_LI                                | EN) macro, the                    | user sets the    | e length of the configuration dat | а |

| DPS2_SET_READ_CFG_LEN (x) |       |                  | Set Length of Configuration Data |
|---------------------------|-------|------------------|----------------------------------|
| Transfer                  | UBYTE | Length of entrie | es in the configuration buffer   |
| Return                    |       |                  |                                  |

Then the user uses the dps2\_calculate\_inp\_outp\_len() function made available in the dps2spc3.c file to determine the length of the input and output data from the identifier bytes. This function returns a pointer to a structure of the DPS2\_IO\_DATA\_LEN type. A zero pointer indicates a faulty buffer configuration (for example, real\_cfg\_data\_len = 0).

| dps2_calculate_inp_outp_len(x,y) |                    |      | Calculation of Inputs/Outputs                               |
|----------------------------------|--------------------|------|-------------------------------------------------------------|
| Transfer                         | UBYTE * Poir       |      | nter to configuration buffer                                |
|                                  | UWORD              | Len  | gth of configuration data                                   |
| Return                           | DPS2_IO_DATA_LEN * | Poir | nter to structure with the calculated input- output lengths |

typedef struct { UBYTE inp\_data\_len; UBYTE outp\_data\_len; } DPS2\_IO\_DATA\_LEN;

With the DPS2\_SET\_IO\_DATA\_LEN(ptr) macro, the user initiates the DPS2 variables inp\_data\_len and outp\_data\_len.

| DPS2_SET_IO_DATA_LEN(x) |                         |     | Set Input-/Output Data Lengths                              |
|-------------------------|-------------------------|-----|-------------------------------------------------------------|
| Transfer                | DPS2_IO_DATA_LEN * Poin |     | nter to structure with the calculated input-/output lengths |
| Return                  | UBYTE TRI               |     | JE: sufficient memory available                             |
|                         |                         | FAL | SE: memory insufficient                                     |

#### **11.2.12 Fetching the First Buffer Pointers**

Before the first entry of its input data, the application has to fetch a buffer for the input data with the DPS2\_GET\_DIN\_BUF\_PTR() macro. With the DPS2\_INPUT\_UPDATE() macro, the user can transfer the input data to DPS2. The length of the inputs is not transferred with every input; the length must agree with the length transferred by DPS2\_SET\_IO\_DATA\_LEN().

| Macro DPS2_GET_DIN_BUF_PTR() |         |                  | Fetch First Input Data Buffer |
|------------------------------|---------|------------------|-------------------------------|
| Transfer                     |         |                  |                               |
| Return                       | UBYTE * | Pointer to input | buffer                        |

Before the first entry of external diagnostics, the user must get a pointer to the available diagnostics buffer with the DPS2\_GET\_DIAG\_BUF\_PTR() macro. The user can then enter his diagnostics messages or status messages (starting with Byte 6) in this buffer.

| DPS2_GET_DIAG_BUF_PTR() |         | TR()                                                                          | Fetch first diagnostics buffer. |
|-------------------------|---------|-------------------------------------------------------------------------------|---------------------------------|
| Transfer                |         |                                                                               |                                 |
| Return                  | UBYTE * | Pointer to diagnostics buffer; NIL if no diagnostics buffer available anymore |                                 |

#### 11.2.13 Baudrate Control

With the DPS2\_SET\_BAUD\_CNTRL () macro, the root value of baudrate monitoring can be set. After the set time (Value x Value x 10ms), the SPC3 autonomously starts the baudrate search, if no valid message was received during this time. If the master system uses the watchdog, the value the master specified for baud rate monitoring is used for watchdog monitoring. If the slave is operated without a watchdog, ASIC SPC3 interprets the entry of the root value for the baud rate monitoring. This makes a time value in the range of 10 ms - 650 s possible (entry 2-255).

# SIEMENS

| DPS2_SET_BAUD_CNTRL (x) |       | _ (x)           | Baudrate Monitoring |
|-------------------------|-------|-----------------|---------------------|
| Transfer                | UBYTE | Root value of b | audrate monitoring  |
| Return                  |       |                 |                     |

#### 11.2.14 Start of the SPC3

With DPS2\_START, the SPC3 switches itself on-line.

| DPS2_START () |  | Start SPC3 |
|---------------|--|------------|
| Transfer      |  |            |
| Return        |  |            |

## 11.3 DPS2 Interface Functions

#### 11.3.1 DPS2 Indication Function (dps2\_ind())

The user has to set up and make the dps2\_ind() interrupt function ready. DPS2 will carry out this function as soon as a corresponding event has occurred which was enabled in the interrupt bit field with the DPS2\_SET\_IND() macro. (See above.)

| dps2_ind |  | Interrupt Function |
|----------|--|--------------------|
| Transfer |  |                    |
| Return   |  |                    |

In a 16-bit field, the DPS2 indicates the reason for the indication to the user with bits, on which literals have been entered.

#### 11.3.2 Read Out Reason for Indication

With the DPS2\_GET\_INDICATION macro, the user receives the event which has caused the indication, the interrupt trigger.

| DPS2_GET_INDICATION()          |  | )                 | Read Out Reason for Indication |
|--------------------------------|--|-------------------|--------------------------------|
| Transfer                       |  |                   |                                |
| Return UWORD Refer to the fiel |  | Refer to the fiel | d described under DPS2_SET_IND |

In order to increase the performance, primarily the 803x and 805x (byte-oriented), you can also query each indication with its own macro (DPS2\_GET\_IND\_...) instead. A runtime-optimized interface can be created with these macros.

| SIEMENS |
|---------|
|---------|

| DPS2_GET_                          | IND_GO_LEA | VE_DATA_EX()            | The DP_SM has entered the 'DATA_EX' state<br>or has exited it.                                                                                                                                                                |
|------------------------------------|------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DPS2_GET_                          | IND_MAC_RE | ESET()                  | After processing the current request, the SPC3 has entered the <i>offline state</i> (by setting the 'Go_Offline' bit).                                                                                                        |
| DPS2_GET_                          | IND_BAUDRA | TE_DETECT()             | The SPC3 has left the 'Baud_Search state' and has found a baud rate.                                                                                                                                                          |
| DPS2_GET_                          | IND_WD_DP_ | _MODE_TIMEOUT           | In the 'DP_Control' WD state , the watchdog timer has expired.                                                                                                                                                                |
| DPS2_GET_                          | IND_USER_T | IMER_CLOCK              | The time base of the User_Timer_Clock has expired (1/10ms).                                                                                                                                                                   |
| DPS2_GET_IND_NEW_GC_COMMAND()      |            |                         | The SPC3 has received a 'Global_Control Message' with a changed 'GC_Command Byte' and has stored this byte in the 'R_GC_Command' RAM cell.                                                                                    |
| DPS2_GET_IND_NEW_SSA_DATA()        |            |                         | The SPC3 has received 'Set_Slave_Address Message' and has made the data available in the SSA buffer.                                                                                                                          |
| DPS2_GET_IND_NEW_CFG_DATA()        |            |                         | The SPC3 has received Check_Cfg Message' and has made the data available in the Cfg buffer.                                                                                                                                   |
| DPS2_GET_IND_NEW_PRM_DATA()        |            |                         | The SPC3 has received 'Set_Param Message' and has made the data available in the Prm buffer.                                                                                                                                  |
| DPS2_GET_IND_DIAG_BUFFER_CHANGED() |            |                         | Requested by 'New_Diag_Cmd', the SPC3 has exchanged the diagnostics buffer and has made the old buffer available again to the user.                                                                                           |
| DPS2_GET_IND_ DX_OUT()             |            |                         | The SPC3 has received a 'Write_Read_Data Message' and has made the new output data available in the N buffer. For 'Power_On' and for 'Leave_Master', the SPC3 clears the N buffer contents and also generates this interrupt. |
| Transfer                           |            |                         |                                                                                                                                                                                                                               |
| Return                             | UBYTE      | 0/FALSE: no interrup    |                                                                                                                                                                                                                               |
|                                    |            | 1/TRUE: This indication | on/interrupt has occurred.                                                                                                                                                                                                    |

#### 11.3.3 Acknowledging the Indication

The DPS2\_IND\_CONFIRM() macro acknowledges the indication received through dps2\_ind().

| DPS2_IND_CONFIRM(x) |       |                   | Acknowledge the Indication      |
|---------------------|-------|-------------------|---------------------------------|
| Transfer            | UWORD | Refer to the fiel | d described under DPS2_SET_IND. |
| Return              |       |                   |                                 |

Performance can also be increased by here defining a macro each for each indication (see "Read Out the Reason for indication").

| DPS2_CON_IND_GO_LEAVE_DATA_EX() |             |                 | See above |
|---------------------------------|-------------|-----------------|-----------|
| DPS2_CON_IND_MAC_RESET()        |             |                 |           |
| DPS2_CON_IND_BAUDRATE_DETECT()  |             |                 |           |
| DPS2_CON_                       | IND_WD_DP   | _MODE_TIMEOUT   |           |
| DPS2_CON_                       | _IND_USER_T | IMER_CLOCK      |           |
| DPS2_CON_                       | IND_NEW_G   | C_COMMAND()     |           |
| DPS2_CON_IND_NEW_SSA_DATA()     |             |                 |           |
| DPS2_CON_                       | IND_NEW_CI  | FG_DATA()       |           |
| DPS2_CON_IND_NEW_PRM_DATA()     |             |                 |           |
| DPS2_CON_                       | IND_DIAG_B  | UFFER_CHANGED() |           |
| DPS2_CON_IND_ DX_OUT()          |             |                 |           |
| Transfer                        |             |                 |           |
| Return                          |             |                 |           |

#### 11.3.4 Ending the Indication

The DPS2\_SET\_EOI() macro ends the indication sequence / interrupt function.

| DPS2_SET_EOI() |  | Close Interrupt |
|----------------|--|-----------------|
| Transfer       |  |                 |
| Return         |  |                 |

#### 11.3.5 Polling the Indication

The user can also poll indications instead of having them signaled with dps2\_ind(). The DPS2\_POLL\_IND\_xx macro is available for a single read-out, or DPS2\_POLL\_INDICATION() for global read-out. Polled indications can likewise be acknowledged with the DPS2\_IND\_CONFIRM macro.

| DPS2_POLL_INDICATION() |       | ()                                               | Reason for Indication |
|------------------------|-------|--------------------------------------------------|-----------------------|
| Transfer               |       |                                                  |                       |
| Return                 | UWORD | Refer to the field described under DPS2_SET_IND. |                       |

| DPS2_POLL                               | PS2_POLL_IND_GO_LEAVE_DATA_EX() |                    | The DP_SM has entered the 'DATA_EX' state or has exited it.                                                                                                                                                          |
|-----------------------------------------|---------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DPS2_POLL                               | _IND_MAC_R                      | ESET()             | After processing the current request, the SPC3 has entered the o <i>ffline state</i> (by setting the 'Go_Offline' bit                                                                                                |
| DPS2_POLL                               | _IND_BAUDR                      | ATE_DETECT()       | The SPC3 has left the 'Baud_Search State' and found a baud rate.                                                                                                                                                     |
| DPS2_POLL<br>()                         | IND_WD_DF                       | P_MODE_TIMEOUT     | In the WD state 'DP_Control', the watchdog timer has expired.                                                                                                                                                        |
| DPS2_POLL                               | _IND_USER_                      | TIMER_CLOCK()      | The time base of the User_Timer_Clock has expired (1/10ms).                                                                                                                                                          |
| DPS2_POLL_IND_NEW_GC_COMMAND()          |                                 |                    | The SPC3 has received a 'Global_Control Message' with a changed 'GC_Command-Byte' and has filed this byte in the 'R_GC_Command' RAM cell.                                                                            |
| DPS2_POLL_IND_NEW_SSA_DATA()            |                                 |                    | The SPC3 has received a 'Set_Slave_Address Message' and has made the data available in the SSA buffer.                                                                                                               |
| DPS2_POLL_IND_NEW_CFG_DATA()            |                                 |                    | The SPC3 has received a 'Check_Cfg Message' and has made the data available in the Cfg buffer.                                                                                                                       |
| DPS2_POLL                               | _IND_NEW_P                      | PRM_DATA()         | The SPC3 has received a 'Set_Param Message' and has made the data available in the Prm buffer.                                                                                                                       |
| DPS2_POLL_IND_DIAG_BUFFER_CHANGE<br>D() |                                 |                    | Requested by 'New_Diag_Cmd', the SPC3 has exchanged the diagnostics buffers and made the old buffer available again to the user.                                                                                     |
| DPS2_POLL_IND_ DX_OUT()                 |                                 |                    | The SPC3 has received a 'Write_Read_Data Message' and has made the new output data available in the N buffer. For 'Power_On' and for 'Leave_Master', the SPC3 clears the N buffer and also generates this interrupt. |
| Transfer                                |                                 |                    |                                                                                                                                                                                                                      |
| Return                                  | UBYTE                           | 0/FALSE: No interr | upt                                                                                                                                                                                                                  |
|                                         | 1/TRUE: This indica             |                    | ation/interrupt has occurred.                                                                                                                                                                                        |

#### 11.3.6 Checking Parametrization

The user has to program the function for checking the received parameter assignment data. DPS2 calls up the dps2\_ind function in which NEW\_PRM\_DATA can determine whether the checking function has to be carried out. Macro call-ups from DPS2 can fetch the required pointer to the corresponding buffer and the length of this buffer.

| DPS2_GET_PRM_LEN () |       |                                     | Fetch parameter buffer length. |  |
|---------------------|-------|-------------------------------------|--------------------------------|--|
| Transfer            |       |                                     |                                |  |
| Return              | UBYTE | Length of the parameter data buffer |                                |  |

DPS2\_GET\_PRM\_BUF\_PTR() supplies a pointer to the current parameter buffer.

| DPS2_GET_PRM_ BUF_PTR() |         | TR()                            | Fetch pointer to parameter buffer. |
|-------------------------|---------|---------------------------------|------------------------------------|
| Transfer                |         |                                 |                                    |
| Return                  | UBYTE * | Address of the parameter buffer |                                    |

Within this verification function, the user has the task of checking the received User\_Prm\_Data for validity. The user acknowledges the checked parameters as positive by calling the DPS2\_SET\_PRM\_DATA\_OK macro, and as negative by calling DPS2\_SET\_PRM\_DATA\_NOT\_OK(). By acknowledging with these macros, the interrupt request is canceled; that is, this interrupt may **no** longer be acknowledged with DPS2\_IND\_CONFIRM(). The return value of the macros has to be evaluated as described below.

| DPS2_SET_PRM_DATA_OK()     |                      | The rec                    | ceived parameter assignment is OK.                                                                                                                                                                                                                        |
|----------------------------|----------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DPS2_SET_PRM_DATA_NOT_OK() |                      | This m<br>OK. T<br>device. | acro notifies DPS2 the parameter assignment isn't<br>The transferred parameters can't be used in the                                                                                                                                                      |
| Transfer                   |                      |                            |                                                                                                                                                                                                                                                           |
| Return                     | DPS2_PRM_FINISHED    |                            | No further parameter assignment message is present => end of sequence.                                                                                                                                                                                    |
|                            | DPS2_PRM_CONFLICT    |                            | Another parameter assignment message is present! => repeat check of requested parameter assignment.                                                                                                                                                       |
|                            | DPS2_PRM_NOT_ALLOWED |                            | Access in present bus mode is not permitted. For<br>example, it is possible the watchdog has run out<br>during verification. Verifying the parameter setting<br>data (and possibly series-connected functions in<br>the application) are to be cancelled. |

Caution:

When configuration settings and parameter settings are received, first there **must** be verification of the **parameter setting data** and their confirmation. Then the configuration settings must be verified. The sequence is absolutely mandatory.

#### 11.3.7 Checking Configuration Data

The user has to program the function for verifying received configuration data. DPS2 calls up the dps2\_ind function in which NEW\_CFG\_DATA can determine whether the verification function has to be carried out. Macro calls from DPS2 supply the needed pointer as well as the buffer length.

The DPS2\_GET\_CFG\_LEN() macro determines the length of the received data.

| DPS2_GET_CFG_LEN () |       |                                           | Fetch configuration buffer length. |
|---------------------|-------|-------------------------------------------|------------------------------------|
| Transfer            |       |                                           |                                    |
| Return              | UBYTE | Length of the received configuration byte |                                    |

DPS2\_GET\_CFG\_BUF\_PTR() supplies a pointer to the current configuration buffer.

| DPS2_GET_CFG_BUF_PTR() |         | TR()                         | Fetch pointer to configuration buffer. |
|------------------------|---------|------------------------------|----------------------------------------|
| Transfer               |         |                              |                                        |
| Return                 | UBYTE * | Configuration buffer address |                                        |

Within the verification function, the user has the task of comparing the received Cfg\_Data with the Real\_Cfg\_Data; that is, its possible configuration. The user acknowledges the verified configuration data as positive by calling up the macro DPS2\_SET\_CFG\_DATA\_OK() or DPS2\_SET\_CFG\_DATA\_UPDATE(). The usre acknowledges the verified configuration data as negative by calling up DPS2\_SET\_CFG\_DATA\_NOT\_OK() negative. By acknowledging with these macros, the interrupt request is removed; that is, this interrupt may **no** longer be acknowledged through DPS2\_IND\_CONFIRM(). The return value of the macros has to be evaluated as described below.

| DPS2_SET_CFG_DATA_OK()     |                                                                 | The t                    | ransferred configuration is OK.                                                                                                                                                                                                                               |  |
|----------------------------|-----------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DPS2_SET_CFG_DATA_UPDATE() |                                                                 | If the<br>with t<br>DPS2 | If the user desires the verified configuration be exchanged with the one already in DPS2, this can be done with the DPS2_SET_CFG_DATA_UPDATE() macro.                                                                                                         |  |
| DPS2_SET_CFG_DATA_NOT_OK() |                                                                 | This I<br>OK.            | macro notifies the DPS2 that the configuration is not                                                                                                                                                                                                         |  |
| Transfer                   |                                                                 |                          |                                                                                                                                                                                                                                                               |  |
| Return                     | Return DPS2_CFG_FINISHED DPS2_CFG_CONFLICT DPS2_CFG_NOT_ALLOWED |                          | No further configuration message is present => end of sequence.                                                                                                                                                                                               |  |
|                            |                                                                 |                          | An additional configuration message is present! => Repeat verification of the requested configuration.                                                                                                                                                        |  |
|                            |                                                                 |                          | Access is not permitted in the present bus mode.<br>For example, it is possible the watchdog has run out<br>during verification. The verification of the<br>configuration data (and possibly subsequent<br>functions in the application) are to be cancelled. |  |

#### 11.3.8 Transfer of Output Data

DX\_OUT in dps2\_ind() displays received output data. The macro DPS2\_OUTPUT\_UPDATE() changes the output buffers.

The DPS2\_OUTPUT\_UPDATE\_STATE() buffer supplies the buffer pointer, and also the state of the Dout buffer.

The lengths of the outputs are not transferred with every update. The length agrees with the length transferred with DPS2\_SET\_IO\_DATA\_LEN(). If this were not the case, DPS2 would return to the WAIT-PRM state.

| DPS2_OUTPUT_UPDATE_STATE () |         |                             | Fetch buffer pointer and state of the output buffer.    |
|-----------------------------|---------|-----------------------------|---------------------------------------------------------|
| Transfer                    | UBYTE * | Pointer to varia<br>written | able into which the state of the output buffer is to be |
| Return                      | UBYTE * | Pointer to output           | ut data buffer                                          |

The following states (bits) are encoded into the status (pointer to this variable was transferred):

| NEW_DOUT_BUF     | Received new output data |
|------------------|--------------------------|
| DOUT_BUF_CLEARED | Output data was deleted. |

| DPS2_OUTPUT_UPDATE () |         | ()                                            | Fetch buffer pointer to output buffer. |  |
|-----------------------|---------|-----------------------------------------------|----------------------------------------|--|
| Transfer              |         |                                               |                                        |  |
| Return                | UBYTE * | Pointer to output buffer or NIL, if no buffer |                                        |  |

#### 11.3.9 Transfer of Input Data

As described, the application has to fetch a buffer for the input data with the DPS2\_GET\_DIN\_BUF\_PTR() macro before the first entry of its input data.

With the DPS2\_INPUT\_UPDATE() macro, the user can repeatedly transfer the current input data from the user to DPS2. The length of the inputs is not transferred with every update.. The length must agree with the length transferred by DPS2\_SET\_IO\_DATA\_LEN().

| DPS2_INPUT_UPDATE () |         | Fetch buffe | r pointer to input buffer.   |
|----------------------|---------|-------------|------------------------------|
| Transfer             |         |             |                              |
| Return               | UBYTE * |             | Pointer to input data buffer |

The input-/output data length can be reconfigured with the functions and macros described in the "Initialization" section (dps2\_calculate\_inp\_outp\_len(), DPS2\_SET\_IO\_DATA\_LEN(), ...).

#### 11.3.10 Transferring Diagnostics Data

With this utility, the user can transfer diagnostics data to DPS2. Prior to the first entry of external diagnostics data, the user has to get a pointer to the free diagnostics buffer with the DPS2\_GET\_DIAG\_BUF\_PTR() macro. The user can then write his diagnostics messages or status messages (starting with Byte 6) into this buffer.

| DPS2_GET_DIAG_BUF_PTR() |         | TR()                                               | Fetch pointer to diagnostics data buffer. |  |
|-------------------------|---------|----------------------------------------------------|-------------------------------------------|--|
| Transfer                |         |                                                    |                                           |  |
| Return                  | UBYTE * | Pointer to diagnostics buffer                      |                                           |  |
|                         |         | NIL if no diagnostics data buffer in the 'U' state |                                           |  |

The user specifies the length of the diagnostics data by calling up the DPS2\_SET\_DIAG\_LEN() macro. The length is only to be set after a buffer was successfully received with DPS2\_GET\_DIAG\_BUF\_PTR().

The length **always** has to be transferred for the entire buffer, including the bytes specified by the standard (+6). This means that, if no user diagnostics is supposed to be transferred, the **length 6** is to be transferred.

| DPS2_SET_DIAG_LEN() |       | Set length of diagnostic          | s data.                             |          |     |
|---------------------|-------|-----------------------------------|-------------------------------------|----------|-----|
| Transfer            | UBYTE | Length of diagn                   | ostics data                         |          |     |
| Return              | UBYTE | Diagnostics<br>0xff, if no buffer | length<br>r is assigned to the user | actually | set |

The transferred pointer of DPS2 points to Byte 0 of the transferred diagnostics buffer. The user may enter his diagnostics in this buffer starting with **Byte 6**. DPS2 enters the fixed diagnostics bytes (bytes 0 to 5).

Structure of the data block to be transferred for expanded diagnostics:

| Byte          | Diagnostics Data  | Comment                                             |
|---------------|-------------------|-----------------------------------------------------|
| 0             | Station Status_1  | Byte 0 to 5 permanent diagnostics header            |
| 1             | Station Status_2  |                                                     |
| 2             | Station Status_3  |                                                     |
| 3             | Diag.Master_Add   |                                                     |
| 4             | Ident_Number_High |                                                     |
| 5             | Ident_Number_Low  |                                                     |
| 6 to 241 max. | Ext_Diag_Data     | Start of user diagnostics in the DP Standard format |

With the DPS2\_S ET\_DIAG\_STATE() macro, the user transfers the new diagnostics state to DPS2. The new diagnostics state has to be transferred before the diagnostics data is updated.

| DPS2_SET_DIAG_STATE() |     |              | Setting the Diagnostics Bits                                                                     |  |  |
|-----------------------|-----|--------------|--------------------------------------------------------------------------------------------------|--|--|
| Transfer              | Bit | Designation  | Meaning                                                                                          |  |  |
|                       | 0   | EXT_DIAG     | If this bit is 1, the diagnostics bit Diag.Ext_Diag will be otherwise, the bit will be reset.    |  |  |
|                       | 1   | STAT_DIAG    | If this bit is 1, the diagnostics bit Diag.Stat_Diag will b otherwise, the bit will be reset.    |  |  |
|                       | 2   | EXT_DIAG_OVF | F If this bit is 1, the bit Diag.Ext_Diag_Overflow i otherwise, Diag.Ext_Diag_Overflow is reset. |  |  |
| Return                |     | -            | •                                                                                                |  |  |

With the DPS2\_DIAG\_UPDATE() macro, the user transfers the new, external diagnostics data to DPS2. As a return value, the user receives a pointer to the new diagnostics data buffer.

| DPS2_DIAG | _UPDATE() |                        | Transfer dia | agnostic | s data and | l fetch new p | ointer |        |
|-----------|-----------|------------------------|--------------|----------|------------|---------------|--------|--------|
| Transfer  |           |                        |              |          |            |               |        |        |
| Return    | UBYTE *   | Pointer to the present | diagnostics  | buffer;  | NIL if no  | diagnostics   | data   | buffer |

If no diagnostics data is to be transferred with the DPS2\_DIAG\_UPDATE() macro, or if the diagnostics data transferred previously is to be deleted, the diagnostics length has to be set to 6 with the DPS2\_SET\_DIAG\_LEN() macro. The SPC3 responds to a diagnostics request from the PROFIBUS DP master with the 6 bytes of station diagnostics data.

#### 11.3.11 Checking Diagnostics Data Buffers

The other exchange buffer is not automatically available after the diagnostics data has been transferred. The user has two possibilities to find out when the diagnostics buffer was transmitted:

• DPS2 signals via the dps2\_ind() indication function and indicates the event with DIAG\_BUFFER\_CHANGED. This indication function has to be enabled during initialization for this purpose.

With the DPS2\_GET\_DIAG\_FLAG() macro, the user polls the state of the diagnostics buffer. The macro indicates whether the buffer has already been transmitted. If, however, "static diagnostics" has been set, the "buffer not

transmitted" state is always returned.

| DPS2_GET_DIAG_FLAG() |       |                                                                                                                                                                  | Fetch state of diagnostics buffer. |  |
|----------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| Transfer             |       |                                                                                                                                                                  |                                    |  |
| Return               | UBYTE | <ul><li>TRUE: Diagnostics buffer has not yet been transmitted (or static diagnostics).</li><li>FALSE: Diagnostics buffer has already been transmitted.</li></ul> |                                    |  |
|                      |       |                                                                                                                                                                  |                                    |  |

#### 11.3.12 Changing the Slave Address

NEW\_SSA\_DATA indicates a request to change in the slave address. With the DPS2\_GET\_SSA\_BUF\_PTR() macro, a pointer to the buffer with the new slave address can be determined, and with DPS2\_GET\_SSA\_LEN() macro, the length of the received SSA buffer can be determined.

| DPS2_GET_ | SSA_LEN() |                 | Length of the Set_Slave_Address Buffer |
|-----------|-----------|-----------------|----------------------------------------|
| Transfer  |           |                 |                                        |
| Return    | UBYTE     | Length of the S | SA buffer                              |
|           |           |                 |                                        |

| DPS2_GET_SSA_BUF_PTR() |         | R()                | Fetch Pointer of Set_Slave_Address Buffer. |  |
|------------------------|---------|--------------------|--------------------------------------------|--|
| Transfer               |         |                    |                                            |  |
| Return                 | UBYTE * | SSA buffer address |                                            |  |

The user has to acknowledge the transfer of the data by calling the DPS2\_SET\_SSA\_BUF\_FREE() macro.

| DPS2_SET_SSA_BUF_FREE() |  |  | Acknowledging the Set_Slave_Address utility |
|-------------------------|--|--|---------------------------------------------|
| Transfer                |  |  |                                             |
| Return                  |  |  |                                             |

#### 11.3.13 Signaling Control Commands

This message signals the arrival of a Global\_Control message. The message is only made if group association and a change of the control command was recognized as compared to the previous command. The DPS2\_GET\_GC\_COMMAND() macro supplies the Control\_Command byte. This makes it possible for the user to additionally react to these commands. The DPS2 internally processes these commands regarding buffer management. That is, in the case of "Clear", the output data is deleted.

| DPS2_GET_GC_COMMAND () |     |             |                      | Fetch Global Control Command                                                                                                                                              |
|------------------------|-----|-------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer               |     |             |                      |                                                                                                                                                                           |
| Return                 | Bit | Designation | Mea                  | ning                                                                                                                                                                      |
|                        | 0   | Reserved    |                      |                                                                                                                                                                           |
|                        | 1   | Clear_Data  | This<br>avai         | command deletes the output data and makes the data lable to the user. A switch to 'U' is made.                                                                            |
|                        | 2   | Unfreeze    | With                 | "Unfreeze", the freeze of input data is canceled.                                                                                                                         |
|                        | 3   | Freeze      | The<br>inpu          | input data is "frozen." The application does not fetch new t data until the master sends the next "freeze" command.                                                       |
|                        | 4   | Unsync      | The                  | "Unsync" command cancels the "Sync" command.                                                                                                                              |
|                        | 5   | Sync        | The<br>appl<br>on to | output data last received is made available to the ication. The following transferred output data is not passed o the application until the next 'Sync' command is given. |
|                        | 6,7 | Reserved    | The<br>rese          | "Reserved" designation indicates that these bits are<br>rved for future function expansions.                                                                              |

#### 11.3.14 Leaving the Data Exchange State

The GO\_LEAVE\_DATA\_EX message indicates that DPS2 has carried out a state change of the internal state machine.

With the DPS2\_GET\_DP\_STATE() macro, the application is informed whether the DPS2 has entered the data exchange state or left it. The cause for this can be a faulty parameter assignment message in the data transfer phase, for example.

| DPS2_GET_DP_STATE(): |                                                                           | Feto<br>mac | ching the status of the PROFIBUS DP state chine |
|----------------------|---------------------------------------------------------------------------|-------------|-------------------------------------------------|
| Transfer             |                                                                           |             |                                                 |
| Return               | DPS2_DP_STATE_WAIT_PRM<br>DPS2_DP_STATE_WAIT_CFG<br>DPS2_DP_STATE_DATA_EX |             | Wait for parameter assignment                   |
|                      |                                                                           |             | Wait for configuration                          |
|                      |                                                                           |             | Data exchange                                   |
|                      | DPS2_DP_STATE_ERROR                                                       |             | Error                                           |

#### 11.3.15 DPS2\_Reset (Go\_Offline)

With this macro, the SPC3 enters the offline state. The offline state can only be exited with the DPS2\_INIT function. This provides the possibility to transfer and start new configuration data.

| DPS2_RESET() |  | Go to the offline state. |
|--------------|--|--------------------------|
| Transfer     |  |                          |
| Return       |  |                          |

The DPS2\_GET\_OFF\_PASS() macro can help to determine whether the transition to offline was made.

| DPS2_GET_OFF_PASS() |           |                  | Check the offline state. |
|---------------------|-----------|------------------|--------------------------|
| Transfer            |           |                  |                          |
| Return              | UBYTE/Bit | 1 = Passive idle |                          |
|                     |           | 0 = Offline      |                          |

#### 11.3.16 Response Monitoring Expired

WD\_DP\_MODE\_TIMEOUT indicates the sequence of response monitoring. The SPC3\_GET\_WD\_STATE() macro queries the status of the watchdog state machine.

| SPC3_GET_WD_STATE() |                           | State of th | e watchdog state machine                 |
|---------------------|---------------------------|-------------|------------------------------------------|
| Transfer            |                           |             |                                          |
| Return              | SPC3_WD_STATE_BAUD_SEARCH |             | Baudr ate search                         |
|                     | SPC3_WD_STATE_BAUD_C      | ONTROL      | Checking the baudrate                    |
|                     | SPC3_WD_STATE_DP_MODE     |             | DP_Mode; that is, bus watchdog activated |

#### 11.3.17 Requesting Reparameterization

The DPS2\_USER\_LEAVE\_MASTER() macro causes the DPS2/SPC3 to change into the "Wait\_Prm" state.

| DPS2_USER_LEAVE_MASTER() |  |  | Enter the State Wait_Prm |
|--------------------------|--|--|--------------------------|
| Transfer                 |  |  |                          |
| Return                   |  |  |                          |

#### 11.3.18 Reading Out the Baudrate

The DPS2\_GET\_BAUD() macro supplies the recognized baud rate in coded form.

| DPS2_GET_BAUD() |           |             | Read baud rate. |  |  |
|-----------------|-----------|-------------|-----------------|--|--|
| Transfer        |           |             |                 |  |  |
| Return          | BD_12M    | 12 MBaud    |                 |  |  |
|                 | BD_6M     | 6 MBaud     |                 |  |  |
|                 | BD_3M     | 3 MBaud     |                 |  |  |
|                 | BD_1_5M   | 1.5 MBaud   |                 |  |  |
|                 | BD_500k   | 500 KBaud   |                 |  |  |
|                 | BD_187_5k | 187.5 KBa   | ud              |  |  |
|                 | BD_93_75k | 93.75 KBaud |                 |  |  |
|                 | BD_19_2k  | 19.2 KBaud  |                 |  |  |
|                 | BD_9_6k   | 9.6 KBaud   | 9.6 KBaud       |  |  |

#### 11.3.19 Determining Addressing Errors

The SPC3 indicates MAC\_RESET and ACCESS\_VIOLATION when an addressing error occurs during an access above 1.5 KB of the internal RAM. The macros SPC3\_GET\_OFF\_PASS() and SPC3\_GET\_ACCESS\_VIOLATION() are provided to distinguish between the transition between "offline" and "passive" when an addressing error occurs.

| SPC3_GET_ACCESS_VIOLATION() |        |                                                                                   | Addressing error has occurred |
|-----------------------------|--------|-----------------------------------------------------------------------------------|-------------------------------|
| Transfer                    |        |                                                                                   |                               |
| Return                      | UBYTES | <ul><li>≠ 0: Addressing error occurred</li><li>= 0: No addressing error</li></ul> |                               |

Caution:

In C32 mode, an erroneous access of the processor does not trigger an interrupt. An erroneous access of the SPC3's internal microsequencer does generate a message, however.

#### 11.3.20 Determining the Free Memory Space in the SPC3

During initialization, the SPC3\_INI() macro sets up buffer space in the internal RAM of the SPC3. You can use this macro to provide yourself with a pointer to the beginning of the free memory space in the SPC3, and the number of bytes still available. This functions returns a ZERO pointer when the SPC3 has not been initialized.

| SPC3_GET_FREE_MEM() |                           |                                    | Determine free memory space                                  |
|---------------------|---------------------------|------------------------------------|--------------------------------------------------------------|
| Transfer            | UBYTE * Pointer to the le |                                    | ocation containing the memory space available                |
| Return              | UBYTE *                   | Pointer to the fr<br>0 when SPC3 v | ee memory space in the SPC3<br>vas not initialized correctly |

# 12 Sample Program

### 12.1 Overview

The sample program shows the utilization of the DPS2 software with the following examples:

- The received output data is filed in a defined memory area (io\_byte\_ptr).
- As input data, this memory area is read back or mirrored.
- The first byte of this input data influences the diagnostics bits in the manner already described.
- The sample slave has a switched on configuration of 0x13 / 0x23 (that is, 4 bytes I/Q) and can adapt itself to a configuration of 0x11/0x21 that is, 2 bytes I/Q). Based on your application, you must decide the extent to which a configuration change is a good idea
- If 0xAA and 0xAA is in the user-specific parameter data, the sample program will signal

a faulty parameter assignment. The user-specific parameter data is copied to the diagnostics data field.

You can insert your application to the interfaces described. The program modules to be processed are summarized in the user directory. You particularly have to determine and enter the station address via your mechanism (for example, rotary switch, keys, etc.). You can obtain your own device-/manufacturer-specific PNO ident number from the PNO (refer to address list). You can include your own interrupt programs, dependent on the application, in the interrupt routines provided in the source code.

Sample batch files, command files etc. are included in the diskette directory for generating operational EPROMs.

The current state is stored on the delivery diskette. Please heed the current implementation instructions in the interface center's mailbox (++49 911 73 79 72).

### 12.2 Main Program

The following sample program shows the principal sequence of DPS2 in an application. Das folgende Beispielprogramm zeigt den prinzipiellen Ablauf von DPS2 in einer Anwendung.

```
/*
   Description:
                                                                   * /
/*
                                                                   */
/*
  USER-TASK
                                                                   */
/****
                                                                   * /
void
       main ()
/* Reset sequenz for the SPC3 and the microprocessor
                                                         * /
/*
    depending of the used hardware application
                                                         */
/* - force the Reset Pin
                                                         */
/* - Set the interrupt parameters of the microprocessor
                                                         * /
/* - Delete the SPC3 internal RAM */
/* activate the indication functions */
SPC3_SET_IND(GO_LEAVE_DATA_EX | WD_DP_MODE_TIMEOUT | NEW_GC_COMMAND |\
             NEW_SSA_DATA | NEW_CFG_DATA | NEW_PRM_DATA | BAUDRATE_DETECT);
/* set the watchdog value in the SPC3, which supervice the microprozessor */
DPS2_SET_USER_WD_VALUE(20000);
/* In this example the input and output bytes are transfered to the
  IO area, which is addressed by the io_byte_ptr. In the case of the IM183
   there is RAM. */
#ifdef _IM182
   io_byte_ptr = achIO; //set memory adr.
#else
   io_byte_ptr = ((UBYTE*) 0x2E000L);
#endif
for (i=0; i<2; i++)
   {
   (*(io_byte_ptr + i)) = 0;
   }
/* fetch the station address, in this case the station address
   is fixed in EPROM*/
this_station = OWN_ADDRESS;
/* get the Identnumber
                        */
ident_numb_high = IDENT_HIGH;
ident_numb_low = IDENT_LOW;
/* Allow the change of the slave address by the PROFIBUS DP */
real_no_add_chg = FALSE;
/\ast Allow not the change of the slave address by the PROFIBUS DP
/* Attention: The set_slave_address service is with it not blockaded */
real_no_add_chg = TRUE;
/* Reset the User und DPS */
user_dps_reset();
for (;;)
   { /*=== Begin of the endless loop ===*/
#ifdef _IM182
       if(kbhit())
```

# SIEMENS

```
break;
  #ifndef PC_USE_INTERRUPT
       dps2_ind();
  #endif
#endif
   zyk_wd_state = SPC3_GET_WD_STATE();
                                        /*for info.: the actuall WD State*/
   zyk_dps_state = DPS2_GET_DP_STATE(); /*for info.: the actuall PROFIBUS DP State*/
   DPS2_RESET_USER_WD();
                                  /* Trigger the user watchdog of the SPC3 */
#ifdef ___C51_
   HW_WATCHDOG_TRIGGER = 1;
                                   /* Retrigger the HW Watchdog of the IM183*/
   HW_WATCHDOG_TRIGGER = 0;
#endif
/*========= Handling of the output data ==========*/
    if (DPS2_POLL_IND_DX_OUT()) /* are new output date available? */
        {
        /* Confirm the taking over of the output data */
        DPS2_CON_IND_DX_OUT();
        /* Get the pointer to the actual output data */
        user_output_buffer_ptr = DPS2_OUTPUT_UPDATE();
        /* Example: Copy the output data to the IO */
        for (i=0; i<user_io_data_len_ptr->outp_data_len; i++)
          {
           (*((io_byte_ptr) + i)) = (*(((UBYTE SPC3_PTR_ATTR*) user_output_buffer_ptr) + i));
          }
        }
/*======== Handling of the input data ========*/
    /* Write the input data from the periphery to the ASIC */
   for (i=0; i<user_io_data_len_ptr->inp_data_len; i++)
        *(((UBYTE SPC3_PTR_ATTR*) user_input_buffer_ptr) + i) = *((io_byte_ptr) + i);
    /* Give the actual pointer / data to the SPC3/DPS2 an get a new pointer,
          where the next input data can be written */
   user_input_buffer_ptr = DPS2_INPUT_UPDATE();
/*== Handling of the external diagnosis and other user defined actions =====*/
/* ATTENTION:
                 this is only an example
                                                          */
/* Take the first Byte of the Input data as a service byte */
/* for the change diag function
   dps_chg_diag_srvc_byte_new = *((UBYTE*)(io_byte_ptr));
   if (user_diag_flag) /* is a diagnosis buffer available? */
        {
        /\,{}^{\star} Is there a change in the service byte (1.input byte) \,{}^{\star}/
        if (dps_chg_diag_srvc_byte_new == dps_chg_diag_srvc_byte_old)
           {
             /* no action */
            }
        else
            /*== Handling of the external diagnosis =====*/
            /* only the least significant 3 byte are used */
           if ((dps_chg_diag_srvc_byte_new & 0x07) !=
```

SPC3

#### **SPC3 User Description**

SPC3

# SIEMENS

```
(dps_chg_diag_srvc_byte_old & 0x07))
               {
               /* Mask the 3 bits */
               diag_service_code = dps_chg_diag_srvc_byte_new & 0x07;
               /* Write the length of the diagnosis data to the SPC3 */
               if (dps_chg_diag_srvc_byte_new & 0x01)
                   diag_len = 16; //max. value of the IM308B
               else
                  diag_len = 6;
               diag_len = DPS2_SET_DIAG_LEN(diag_len);
               /* Write the external diagnosis data to the SPC3 */
               build_diag_data_blk ((struct diag_data_blk *)user_diag_buffer_ptr);
               /* Set the service code
                                                  * /
               /* 0x01 External diagnosis
                                                  */
               /* 0x02 Static diagnosis
                                                  */
               /* 0x04 External diagnosis Overflow */
               DPS2_SET_DIAG_STATE(diag_service_code);
               /* Trigger the diagnosis update in the SPC3*/
               DPS2_DIAG_UPDATE();
               /* Store "no diagnosis buffer available" */
               user_diag_flag = FALSE;
               }
           dps_chg_diag_srvc_byte_old = dps_chg_diag_srvc_byte_new;
           }
       }
/* Is a new diagnosis buffer available */
    if (DPS2_POLL_IND_DIAG_BUFFER_CHANGED())
       {
       DPS2_CON_IND_DIAG_BUFFER_CHANGED(); /* Confirm the indication */
       user_diag_buffer_ptr = DPS2_GET_DIAG_BUF_PTR(); /* Fetch the pointer */
       user_diag_flag = TRUE; /* Set the Notice "Diag. buffer availble
                                                                          * /
       }
      /*=== endless loop
                               ===*/
#ifdef _IM182
#ifdef PC_USE_INTERRUPT
   if(uwPCIrq<8)
       outp(PIC_MASTER + PIC_IMR, ubOldMask);
   else
       outp(PIC_SLAVE + PIC_IMR, ubOldMask);
    _dos_setvect(uwPCInt, oldhandler);
#endif
   // force SPC3 to leave master
   outp(SPC3_RESET,0x21);
   outp(SPC3_RESET, 0x00);
#endif
   return;
```

}

}

{

}

{

}

# SIEMENS

/\* Description: \* / /\* \* / \*/ /\* Reset the USER and DPS void user\_dps\_reset (void) { enum SPC3\_INIT\_RET dps2\_init\_result; /\* result of the initial. \*/ DPS2\_SET\_IDENT\_NUMBER\_HIGH(ident\_numb\_high); /\* Set the Identnumber \*/ DPS2\_SET\_IDENT\_NUMBER\_LOW(ident\_numb\_low); SPC3\_SET\_STATION\_ADDRESS(this\_station); /\* Set the station address\*/ SPC3\_SET\_HW\_MODE(SYNC\_SUPPORTED | FREEZE\_SUPPORTED | INT\_POL\_LOW | USER\_TIMEBASE\_10m); /\* Set div. modes of the \*/ /\* SPC3 if (!real\_no\_add\_chg) { DPS2\_SET\_ADD\_CHG\_ENABLE(); /\* Allow or allow not the \*/ /\* address change \* / } else { DPS2 SET ADD CHG DISABLE(); } /\* initialize the length of the buffers for DPS2\_INIT() \*/ dps2\_buf.din\_dout\_buf\_len = 244; dps2\_buf.diag\_buf\_len = sizeof(struct diag\_data\_blk); dps2\_buf.prm\_buf\_len = 20; dps2\_buf.cfg\_buf\_len = 10; /\* dps2\_buf.ssa\_buf\_len = 5; reserve buffer if address change is possible \*/ dps2\_buf.ssa\_buf\_len = 0; /\* Suspend the address change service \*/ /\* No storage in the IM183 is possible \*/ \*/ /\* initialize the buffers in the SPC3 dps2\_init\_result = SPC3\_INIT(&dps2\_buf); if(dps2\_init\_result != SPC3\_INIT\_OK) /\* Failure \*/ { for(;;) { error\_code = INIT\_ERROR; user\_error\_function(error\_code); } } /\* Get a buffer for the first configuration \*/ real\_config\_data\_ptr = (UBYTE SPC3\_PTR\_ATTR\*) DPS2\_GET\_READ\_CFG\_BUF\_PTR(); /\* Set the length of the configuration data \*/ DPS2\_SET\_READ\_CFG\_LEN(CFG\_LEN); /\* Write the configuration bytes in the buffer \*/ \*(real\_config\_data\_ptr) = CONFIG\_DATA\_INP; /\* Example 0x13 \*/ \*(real\_config\_data\_ptr + 1) = CONFIG\_DATA\_OUTP; /\* Example 0x23 \*/ /\* Store the actuall configuration in RAM for the check in the check\_configuration sequence (see the modul intspc3.c) \* / cfg\_akt[0] = CONFIG\_DATA\_INP; cfg\_akt[1] = CONFIG\_DATA\_OUTP;  $cfg_len_akt = 2;$ 

#### **SPC3 User Description**

# **PROFIBUS Interface Center**

# SIEMENS

```
/* Calculate the length of the input and output using the configuration bytes*/
user_io_data_len_ptr = dps2_calculate_inp_outp_len (real_config_data_ptr,(UWORD)CFG_LEN);
if (user_io_data_len_ptr != (DPS2_IO_DATA_LEN *)0)
    ł
    /* Write the IO data length in the init block */
    DPS2_SET_IO_DATA_LEN(user_io_data_len_ptr);
    }
else
    {
    for(;;)
        {
        error_code =IO_LENGTH_ERROR;
        user_error_function(error_code);
        }
    }
/* Fetch the first input buffer */
user_input_buffer_ptr = DPS2_GET_DIN_BUF_PTR();
/* Fetch the first diagnosis buffer, initialize service bytes */
dps_chg_diag_srvc_byte_new = dps_chg_diag_srvc_byte_old = 0;
user_diag_buffer_ptr = DPS2_GET_DIAG_BUF_PTR();
user_diag_flag = TRUE;
/* for info: get the baudrate
                                              */
user_baud_value = SPC3_GET_BAUD();
/* Set the Watchdog for the baudrate control */
SPC3_SET_BAUD_CNTRL(0x1E);
/* and finally, at last, los geht's start the SPC3 */
SPC3_START();
}
```

## 12.3 Interrupt Program

The following interrupt program shows the sequence in principle of the DPS2 interrupt program in an application.

```
/* Description:
                                                               */
/*
                                                               */
/* dps2_ind
                                                               */
/*
                                                               */
/\,\star\, This function is called by the hardware interrupt
                                                              * /
/******
       #if defined C51
   void dps2_ind(void) interrupt 0
#elif _C166
   interrupt (0x1b) void dps2_ind(void) /* CC11 = EX3IN */
#else
  void dps2_ind(void)
#endif
{
UBYTE
        i;
if(DPS2_GET_IND_GO_LEAVE_DATA_EX())
   { /*=== Start or the end of the Data-Exchange-State ===*/
   go_leave_data_ex_function();
   }
if(DPS2_GET_IND_NEW_GC_COMMAND())
   { /*=== New Global Control Command ===*/
   global_ctrl_command_function();
   DPS2_CON_IND_NEW_GC_COMMAND(); /* confirm this indication */
   }
if(DPS2_GET_IND_NEW_PRM_DATA())
   { /*=== New parameter data ===*/
   UBYTE SPC3_PTR_ATTR * prm_ptr;
   UBYTE param_data_len, prm_result;
   UBYTE ii;
   prm_result = DPS2_PRM_FINISHED;
   do
       { /* Check parameter until no conflict behavior */
      prm_ptr = DPS2_GET_PRM_BUF_PTR();
       param_data_len = DPS2_GET_PRM_LEN();
       /* data_length_netto of parametration_telegram > 7 */
       if (param_data_len > 7)
          ł
          if (( *(prm_ptr+8) == 0xAA) && ( *(prm_ptr+9) == 0xAA))
             prm_result = DPS2_SET_PRM_DATA_NOT_OK(); /* as example !!! */
          else
              for (ii= 0; ii<param_data_len && ii <10; ii++) // store in the interim buffer
                 prm_tst_buf[ii] = *(prm_ptr+ii+7);
                                                        // for the diagnostic
                                                    //!!!!!! as example !!!!
              prm_result = DPS2_SET_PRM_DATA_OK();
              }
          }
       else
          prm_result = DPS2_SET_PRM_DATA_OK();
       } while(prm_result == DPS2_PRM_CONFLICT);
   store_mintsdr = *(prm_ptr+3); // store the mintsdr for restart after
```

#### **SPC3 User Description**

SPC3

// baudrate search

# SIEMENS

} if(DPS2\_GET\_IND\_NEW\_CFG\_DATA()) { /\*=== New Configuration data ===\*/ UBYTE SPC3\_PTR\_ATTR \* cfg\_ptr; UBYTE i, config\_data\_len, cfg\_result, result; cfg\_result = DPS2\_CFG\_FINISHED; result = DPS\_CFG\_OK; do /\* check configuration data until no conflict behavior m\*/ { cfg\_ptr = DPS2\_GET\_CFG\_BUF\_PTR(); /\* pointer to the config\_data\_block \*/ config\_data\_len = DPS2\_GET\_CFG\_LEN(); /\* In this example the only possible configurations are 0x13 and 0x23 (4 Byte I/O) or 0x11 and 0x21 (2 Byte I/O) are possible  $^{\star/}$ if ( config\_data\_len != 2) cfg\_result = DPS2\_SET\_CFG\_DATA\_NOT\_OK(); else /\* Length of the configuration data o.k. \*/ { /\* check the configuratin bytes \* / if ((cfg\_akt[0] == cfg\_ptr[0]) && (cfg\_akt[1] == cfg\_ptr[1])) result = DPS CFG OK;  $/\,{}^{\star}$  the desired conf. is equal the actuall configuration  ${}^{\star}/$ else if (((cfg\_ptr[0] == 0x13) && (cfg\_ptr[1]) ==0x23) || ((cfg\_ptr[0] == 0x11) && (cfg\_ptr[1]) ==0x21)) { cfg\_akt[0] = cfg\_ptr[0]; cfg\_akt[1] = cfg\_ptr[1]; result = DPS\_CFG\_UPDATE; } else /\* as example !!!!! \*/ result = DPS\_CFG\_FAULT; if (result == DPS\_CFG\_UPDATE) { user\_io\_data\_len\_ptr = dps2\_calculate\_inp\_outp\_len( cfg\_ptr,(UWORD)config\_data\_len); if (user\_io\_data\_len\_ptr != (DPS2\_IO\_DATA\_LEN \*)0) DPS2\_SET\_IO\_DATA\_LEN(user\_io\_data\_len\_ptr); } else result = DPS\_CFG\_FAULT; } } switch (result) { case DPS\_CFG\_OK: cfg\_result = DPS2\_SET\_CFG\_DATA\_OK(); break; case DPS\_CFG\_FAULT: cfg\_result = DPS2\_SET\_CFG\_DATA\_NOT\_OK(); break; case DPS\_CFG\_UPDATE: cfg\_result = DPS2\_SET\_CFG\_DATA\_UPDATE(); break; } } } while(cfg\_result == DPS2\_CFG\_CONFLICT); }

# SIEMENS

# SPC3

```
if(DPS2_GET_IND_NEW_SSA_DATA())
       /*=== New Slave address received ===*/
    {
    address_data_function(DPS2_GET_SSA_BUF_PTR(), DPS2_GET_SSA_LEN());
    DPS2_CON_IND_NEW_SSA_DATA(); /* confirm this indication */
    }
if(DPS2_GET_IND_WD_DP_MODE_TIMEOUT())
   { /*=== Watchdog is run out ===*/
    wd_dp_mode_timeout_function();
   DPS2_CON_IND_WD_DP_MODE_TIMEOUT(); /* confirm this indication */
    }
if(SPC3_GET_IND_USER_TIMER_CLOCK())
    { /*==== Timer tick received ====*/
    SPC3_CON_IND_USER_TIMER_CLOCK();
    }
if(SPC3_GET_IND_BAUDRATE_DETECT())
    {    /*==== Baudrate found ====*/
    /* If the baudrate has lost and again found in the state WAIT_CFG,
                                                                       */
    /* DATA_EX the SPC3 would answer to the next telegramms
                                                                       */
    /* with his default mintsdr.
                                                                       */
    /* But he should answer in the meantime parametrized mindstr
                                                                        */
   if ((DPS2_GET_DP_STATE() == DPS2_DP_STATE_WAIT_CFG )
        (DPS2_GET_DP_STATE() == DPS2_DP_STATE_DATA_EX))
         SPC3_SET_MINTSDR(store_mintsdr);
    SPC3_CON_IND_BAUDRATE_DETECT();
    }
SPC3_SET_EOI(); /* */
}
  /* End dps2_ind() */
```

# **<u>13 Microcontroller Implementation</u>**

## **13.1 Developmental Environment**

Keil C51-Compiler Version 4.01 or higher Boston Tasking C165-Compiler

## **13.2 Diskette Contents**

The hardware-dependent parts are shown as subfunctions in the sample program or in the other functions of the user directory.

| Path | File       | Description                                       |
|------|------------|---------------------------------------------------|
| user | userspc3.c | User program with main()                          |
|      | intspc3.c  | SPC3 interrupt (not in MINISPC3)                  |
|      | dps2spc3.c | DPS2 help functions (not in MINISPC3)             |
|      | dps2user.h | Header file                                       |
| lst  |            | Directory for listings                            |
| obj  | *.obj      | Translate modules                                 |
|      | *.hex      | Hex-file for EPROM                                |
| prj  | us.bat     | Compiler call-up for userspc3.c                   |
|      | it.bat     | Compiler call-up for intspc3.c (not in MINISPC3)  |
|      | d2.bat     | Compiler call-up for dps2spc3.c (not in MINISPC3) |
|      | link.bat   | Linker/locator call                               |
|      | spc3.l51   | Linker command file                               |
|      | spc3.log   | Result file for linker-/locator run               |
|      | hex.bat    | Call-up of the Object Hex Converter               |
|      |            |                                                   |

## 13.3 Generation

You can translate and link the individual files in the user directory with the help of batches. Special note should be taken that the SPC3 will be located on the 0x1000 hardware address. If, through corresponding wiring, the SPC3 is placed on another address, the address instruction has to be adjusted, of course.

You can make adaptations to your hardware or your application in the respective files. The interrupt call-up interface and the operation of the pertinent control bits is available to you in the source code, so that you can insert your own procedures.

# 14 IM182 Implementation

## 14.1 Developmental Environment

The software was tested with following compilers:

- MSVC++ V 1.5
- Borland C/C++ V 4.0
- Watcom C/C++ V 10.0

The usage of other compilers should be possible without any problems.

# 14.2 Diskette Contents

The hardware-dependent parts are shown as subfunctions in the sample program or in the other functions of the user directory.

| Path  | File         | Description                                          |
|-------|--------------|------------------------------------------------------|
| IM182 | userspc3.c   | User program with main()                             |
|       | dps2spc3.c   | DPS2 help functions (not in MINISPC3)                |
|       | spc3dps2.h   | Header file                                          |
|       | spc3.ide     | Projektfile für Borland Compiler                     |
|       | spc3msvc.mak | Projektfile für Microsoft Compiler                   |
|       | spc3wc.mak   | Makefile for Watcom Compiler (16 bit DOS-Program)    |
|       | spc3wc3.mak  | Makefile for Watcom Compiler (32 bit DOS4GW Program) |

## 14.3 Generation

For Borland and Microsoft Compiler you can load the projectfile in the appropriate IDE and build the program.

#### !!! ATTENTION !!!

For the 32-bit DOS4GW variant you must define the macro SPC3\_FLAT in the file SPC3DPS2.H (remove the comment).

# 15 Appendix

## 15.1 Addresses

#### **PROFIBUS User Organisation**

PNO Office Mr. Dr. Wenzel Haid- und Neu- Straße 7 76131 Karlsruhe Tel.: (0721) 9658-590

#### Technical contact person at ComDeC in Germany

Siemens AG A&D SE RD73 Mr. Putschky

Address: Postfach 2355 90713 Fürth

Tel.: (0911) 750 - 2078 Fax: (0911) 750 - 2100 email: Gerd.Putschky@siemens.com

#### Technical contact person at the PROFIBUS Interface Center in the United States

PROFIBUS Interface Center One Internet Plaza PO Box 4991 Johnson City, TN 37602-4991

Fax: (423) - 262 - 2103

Your Partner: Ron Mitchell Tel.: (423) - 262 - 2687 email: Ron.Mitchell@sea.siemens.com

## **15.2 General Definition of Terms**

| ASPC2<br>SPC2<br>SPC3<br>SPM2<br>LSPM2<br>DP<br>FMS<br>MS | Advanced Siemens PROFIBUS Controller, 2 <sup>nd</sup> generation<br>Siemens PROFIBUS Controller, 2 <sup>nd</sup> generation<br>Siemens PROFIBUS Controller, 3 <sup>rd</sup> generation<br>Siemens PROFIBUS Multiplexer, 2 <sup>nd</sup> generation<br>Lean Siemens PROFIBUS Multiplexer, 2 <sup>nd</sup> generation<br>Distributed I/Os<br>Fieldbus Message Specification<br>MicroSequenzer<br>State Machine |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SM                                                        | State Machine                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                              |

# 15.3 Ordering of ASICs

For Ordering SPC3 ASICs please refer to your contact person in the Siemens local branch office and use one of the ordering numbers depending on the amount you want to order.

### 15.3.1 SPC3 (AMI)

| ASIC SPC 3 | 6ES7 195-0BD02-0XA0 | Small amount | 5    |
|------------|---------------------|--------------|------|
| (STEP C)   | 6ES7 195-0BD12-0XA0 | Single-Tray  | 96   |
|            | 6ES7 195-0BD22-0XA0 | Tray-Box     | 576  |
|            | 6ES7 195-0BD32-0XA0 | 8 Tray-Box   | 4608 |
|            | 6ES7 195-0BD42-0XA0 | 17 Tray-Box  | 9792 |

#### 15.3.2 SPC3 (ST)

| ASIC SPC 3 | 6ES7 195-0BD01-0XA0 | Kleinverpack. | 5    |
|------------|---------------------|---------------|------|
| (STEP C)   | 6ES7 195-0BD11-0XA0 | Einzel-Tray   | 96   |
|            | 6ES7 195-0BD21-0XA0 | Tray-Box      | 576  |
|            | 6ES7 195-0BD31-0XA0 | 8 Tray-Box    | 4608 |
|            | 6ES7 195-0BD41-0XA0 | 17 Tray-Box   | 9792 |

# 16 Appendix A: Diagnostics Processing in PROFIBUS DP

## 16.1 Introduction

PROFIBUS DP offers a convenient and multi-layer possibility for processing diagnostics messages on the basis of error states.

As soon as a diagnostics request is required, the slave will respond in the current data exchange with a high priority reply message. In the next bus cycle, the master then requests a diagnostics from this slave, instead of executing normal data exchange.

Likewise, any master (not only the assigned master!) can request a diagnostics from the slave. The diagnostics information of the DP slave consists of standard diagnostics information (6 bytes), and can be supplemented by user-specific diagnostics information.

In the case of the ASICs, SPM2, and LSPM2, extensive diagnostics is possible through corresponding wiring. In the case of the intelligent SPCx solution, adapted and convenient diagnostics processing can be carried out through programming.

## **16.2 Diagnostics Bits and Expanded Diagnostics**

Parts of the standard diagnostics information are permanently specified in the firmware and in the microprogram of the ASICs through the state machine.

Request diagnostics only once ("update\_diag(..)") if an error is present or changes. By no means should diagnostics be requested cyclically in the data exchange state; otherwise, the system will be burdened by redundant data.

Three information bits can be influenced by the application:

### 16.2.1 STAT\_DIAG

Because of a state in the application, the slave can't make valid data available. Consequently, the master only requests diagnostics information until this bit is removed again. The PROFIBUS DP state is, however, Data\_Exchange, so that immediately after the cancellation of the static diagnostics, data exchange can start.

Example: failure of supply voltage for the output drivers

#### 16.2.2 EXT\_DIAG

If this bit is set, a diagnostics entry **must** be present in the user-specific diagnostics area. If this bit is not set, a status message can be present in the user-specific diagnostics area.

User-Specific Diagnostics

The user-specific diagnostics can be filed in three different formats:

**Device-Specific Diagnostics:** 

The diagnostics information can be coded as required.

|                   | Bit 7                                    | Bit 6 | Bit 5-0                                 |  |  |  |
|-------------------|------------------------------------------|-------|-----------------------------------------|--|--|--|
| Header Byte       | 0                                        | 0     | Block length in bytes, including header |  |  |  |
| Diagnostics Field | Coding of diagnostics is device-specific |       |                                         |  |  |  |
|                   | Can be specified as required             |       |                                         |  |  |  |

Identifier-Related Diagnostics:

For each identifier byte assigned during configuration (for example, 0 x 10 for 1 byte input), a bit is reserved.

In the case of a modular system with an identifier byte each per module, module-specific diagnostics can be indicated. One bit respectively will then indicate diagnostics per module.

|               | Bit 7 | Bit 6 | Bit 5-0                             |     |
|---------------|-------|-------|-------------------------------------|-----|
| Header Byte   | 0     | 1     | Block length in bytes including hea | der |
| Bit Structure | 1     |       |                                     | 1   |

Identifier Byte 7 has

diagnostics

diagnostics

1 Identifier Byte 0 has

Channel-Related Diagnostics:

In this block, the diagnosed channels and the diagnostics cause are entered in sequence. Three bits are required per entry.

etc.

|                     | Bit 7             | Bit 6   | Bit 5     | Bit 4 - 0            |
|---------------------|-------------------|---------|-----------|----------------------|
| Header Byte         | 1                 | 0       | Identifie | cation Number        |
| Channel Number      | Coding<br>Input/O | utput   | Channe    | el Number            |
| Type of Diagnostics | Coding<br>Channe  | el Type |           | Coding<br>Error Type |

Coding of the error type is in part manufacturer-specific; other codings are specified in the Standard.

Example:

| -               | 1    | 1    | -   | 1    | 1    | 1 | 1 |                                                            |
|-----------------|------|------|-----|------|------|---|---|------------------------------------------------------------|
| 0               | 0    | 0    | 0   | 0    | 1    | 0 | 0 | Device-related diagnostics.                                |
| Device-specific |      |      |     |      |      |   |   | Meaning of the bits                                        |
| dia             | agn  | osti | ics | fiel | d of |   |   | is specified                                               |
| ler             | ngth | ۱3   |     |      |      |   |   | manufacturer-specific.                                     |
| 0               | 1    | 0    | 0   | 0    | 1    | 0 | 1 | Identifier-related diagnostics.                            |
|                 |      |      |     |      |      |   | 1 | Identification number 0 has diagnostics.                   |
|                 |      |      | 1   |      |      |   |   |                                                            |
|                 |      |      |     |      |      | 1 |   | Identification number 18 has diagnostics.                  |
|                 |      |      |     |      |      |   |   |                                                            |
|                 |      |      |     |      |      |   |   |                                                            |
| 1               | 0    | 0    | 0   | 0    | 0    | 0 | 0 | Channel-related diagnostics, identification number 0.      |
| 0               | 0    | 0    | 0   | 0    | 0    | 1 | 0 | Channel 2.                                                 |
| 0               | 0    | 0    | 1   | 0    | 1    | 0 | 0 | Overload, channel organized bit by bit.                    |
| 1               | 0    | 0    | 0   | 1    | 1    | 0 | 0 | Channel-related diagnostics identification number 12.      |
| 0               | 0    | 0    | 0   | 0    | 1    | 1 | 0 | Channel 6.                                                 |
| 1               | 0    | 1    | 0   | 0    | 1    | 1 | 1 | Upper limit evalue xceeded, channel organized word by word |
|                 |      |      |     |      |      |   |   |                                                            |

#### Status

If the Bit EXT\_DIAG is set to 0, data is viewed as status info from the system view. f.e. cancellation of the error triggering the diagnostics.

### 16.2.3 EXT\_DIAG\_OVERFLOW

This bit is set if more diagnostics data is present than will fit in the available diagnostics data area. For example, more channel diagnostics could be present than the send buffer or the receive buffer makes possible.

## **16.3 Diagnostics Processing from the System View**

Inasmuch as it is bus-specific, the diagnostics information of the slaves is managed solely by the master interface (for example, IM308B).

All diagnostics from the application are made available to the S6 program via corresponding data bytes. If the **External Diagnostics bit** is set, the slaves to be diagnosed can already be evaluated in the diagnostics overview. Then, a special error routine can be called up, whereby the standard diagnostics information and the user-specific information can be evaluated.

After eliminating the current diagnostics situation, this can be signalled as a status message from the slave **without setting the external diagnostics bit**.

With the COM ET200, a comfortable diagnostics tool is available on-line. At the present time, identificationrelated diagnostics information can be displayed with it in plain text. In later phases, channel-related diagnostics will also be supported. User-specific diagnostics are only displayed if the EXT\_DIAG bit is set.

The figure below shows a screen during data processing, for example:

| Set Program                   | n File       |     | C:PNO4ET.                                                | SIMATIC S5 / COM ET 200   |     |      |                  |       |    |            |
|-------------------------------|--------------|-----|----------------------------------------------------------|---------------------------|-----|------|------------------|-------|----|------------|
| SINGLE DIA                    | GNOSTICS     |     |                                                          |                           |     |      |                  |       |    |            |
| Station Num                   | ber: 30      |     |                                                          |                           |     |      | Station<br>COMBI | Type: | ΕT | 200U-      |
| Station Desi                  | gnation:     |     | Station4                                                 |                           |     |      |                  |       |    |            |
| Station Stat                  | ŭs:          |     | Slave not<br>exchange<br>External diage<br>Configuration | ready<br>nostics<br>error | for | data |                  |       |    |            |
| Device-Rela                   | ted Diagnost | ics |                                                          |                           |     |      |                  |       |    |            |
|                               |              |     | KH = 01                                                  |                           |     |      |                  |       |    |            |
| Identificatior<br>Diagnostics | n-Related    |     | Slot                                                     |                           |     |      |                  |       |    |            |
|                               |              |     | 3                                                        |                           |     |      |                  |       |    |            |
| Active                        |              |     | 5                                                        |                           |     |      |                  |       |    |            |
| F1                            | F2           | F3  | F4                                                       | F5                        |     | F6   |                  | F7    | F  | -8<br>EXIT |

In the type file for the COM ET200 and in the GSD [device master data] file, fields are already provided for referencing device-specific bits and pertinent plain text messages (for example, Bit 7: "I have had it; good night!").

# 17 Appendix B: Useful Information

## 17.1 Data format in the Siemens PLC SIMATIC

The SPC3 always sends data from the beginning of the buffer till the end. 16Bit values are shown in the Motorola format. For example:

Buffer pointer

Buffer pointer +1

| high byte |  |
|-----------|--|
| low byte  |  |

# 17.2 Actual application hints for the DPS2 Software / SPC3

Please notice actual hints in our mailbox (++49 911-737972)

General

Static diagnosis

Problem:

A time-out of the DP-Buswatchdog forces the state-machine of the SPC 3 to fall back in state Wait\_PRM with an appropriate influence of the diagnosis. When the diagnosis is reconstructed, the "static diagnosis-bit" is set, which the Master recognizes during a restart of the bus-system.

Remedy:

After the sequence of the DP-Watchdog, a diagnosis update has to be performed. This diagnosis update is already integrated in the standard software DPS 2 for the SPC 3.

#### Baudrate Search at 12 Mbaud

Problem:

When the SPC 3 is powered on, it is not able to find the baudrate sporadically, if the min.-slave-intervals are bigger than 2 ms. The master-modules send only one diag\_req- and one gap-message for every min.-slave-interval. Otherwise there are just bus-messages received, which can't be used for the identification of the baudrate.

Remedy:

The min.-slave-interval has to be set less than 1.3 ms in the type-/GSD file, which is always possible at the SPC 3.

#### State Data\_Exchange

Problem:

The SPC3 does'nt change to the DATA\_EXCHANGE state until he gets the first inputs (Parameter and Configuration are ackknowledged positiv), like mentioned in the description.

#### Workaround:

The input data has to be updated during startup once.

Copyright (C) Siemens AG 2002. All rights reserved.

Timing in the Asynchronous Mode

Problem:

At a certain constellation (for example: SAB 165 has a program-code in RAM with 0 wait-state access) access errors appear at the asynchronous interface (Motorola / Intel). Necessary rest periods of the read / write signals have to be kept between the read / write cycles of the external memory and the following access to the SPC 3. Workaround: The SPC 3 specification has been updated with the appropriate data. With a suitable programming of the bus-cycles, the rates can be maintained at the processors. please refer the mailbox Version V1.2 23.08.96 The version 1.2 of DPS2 for SPC3 contains the following improvements / supplements: IM 182: The IM 182 (PC-card with SPC3) is handled by the software package DPS2 with the compilers Microsoft C and Watcom C: The IM 182 can be addressed by adjustable interrupts or by polling. The MS compiler expands the standard makros faulty. Therefore certain makros had to be replaced with inline-functions. IM 183: The latest version of the KEIL-compiler (V5.x) works more exactly at the invertion of the bit-rates. Therefore "~" was replaced with "!" at certain locations. Version V1.1\_\_\_ 23.11.95 module dps2spc3.c - In the function dps2 buf init() the calculation of an list pointer is wrong. This may cause problems if a FDL data exchange is on the bus. Version V1.0 14.11.95 module intspc3.c (example for a interupt module) - Addition of the attribute SPC3 PTR ATTR (= xdata) at \*user\_io\_data\_len\_ptr => extern DPS2\_IO\_DATA\_LEN SPC3\_PTR\_ATTR \*user\_io\_data\_len\_ptr 09.11.95 module userspc3.c (example for a main module)

- delete RAM from 0x16H, not from 16d

- no initialization of the interrupt 1 level/egde

02.11.95

all modules

- the structure SPC3 can not be declared external in the headerfile spc3dps2.h. The locate instruction "\_at\_ address" in the main module would not operate.
Siemens AG Division Automation Engineering Combination Engineering PO Box 23 55, D-90713 Fuerth/Germany

© Siemens AG Subject to change without prior notice Printed in the Fed. Rep. of Germany

SIEMENS Aktiengesellschaft